# Functional Safety Information # TPSM336xx-Q1 # Functional Safety FIT Rate, FMD and Pin FMA #### **Table of Contents** | 1 Overview | | |-------------------------------------------------|------| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | | 5 Revision History | | | o noviden i notary | •••• | #### **Trademarks** All trademarks are the property of their respective owners. Overview www.ti.com #### 1 Overview This document contains information for the TPSM336xx-Q1 (QFN-HR package) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The TPSM336xx-Q1 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards. ADVANCE INFORMATION for preproduction products; subject to change without notice. ## 2 Functional Safety Failure In Time (FIT) Rates This section provides functional safety failure in time (FIT) rates for the TPSM336xx-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 30 | | Die FIT rate | 6 | | Package FIT rate | 24 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: · Mission profile: Motor control from table 11 or figure 16 · Power dissipation: 500mW Climate type: World-wide table 8 or figure 13 Package factor (lambda 3): Table 17b or figure 15 Substrate material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Table Category | | Reference Virtual T <sub>J</sub> | |-------|----------------------------------------------------|--------|----------------------------------| | 5 | CMOS, BICMOS ASICs, analog and mixed = <50V supply | 25 FIT | 55°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. ## 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the TPSM336xx-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |-----------------------------------------------|-------------------------------| | No output voltage | 60 | | Output not in specification–voltage or timing | 30 | | PG false trip or fails to trip | 5 | | Short circuit any two pins | 5 | ## 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the TPSM336xx-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. **Table 4-1. TI Classification of Failure Effects** | Class | Failure Effects | |-------|--------------------------------------------------------------| | А | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Figure 4-1 shows the TPSM336xx-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TPSM336xx-Q1 data sheets. Figure 4-1. Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: The product data sheet application circuit is followed. #### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | |-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--| | PGOOD | 1 | When not in use, this pin can be left grounded (PGOOD is not a valid signal and VOUT is normal). | D | | | EN/UVLO | 2 | VOUT = 0V; part is disabled. | В | | | VIN | 3 | VOUT = 0V. | В | | | VOUT | 4 | Goes into hiccup; short-circuit operation. | В | | | SW | 5 | Device demand | ^ | | | 300 | 6 | Device damage. | A | | | BOOT | 7 | VOUT = 0V, the high-side FET does not turn on. | В | | | VCC | 8 | Internal circuits are disabled. No output voltage is generated. | В | | | FB | 9 | Goes into hiccup; short-circuit operation, VOUT = 0V (for fixed output), switches at maximum duty cycle (for adjustable output). Possible damage to customer load, output stage components, or both can occur. | В | | | GND | 10 | VOUT normal. | D | | | MODE/SYNC | 11 | Device runs in AUTO mode. Normal operation. | D | | ## Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | PGOOD | 1 | When not in use, this pin can be left open (PGOOD is not a valid signal and VOUT is normal). | D | | EN/UVLO | 2 | Pin cannot be left floating. | В | | VIN | 3 | VOUT = 0V. | В | | VOUT | 4 | Loss of output voltage. | В | | SW | 5 | Normal operation. | D | | 300 | 6 | Normal operation. | | | BOOT | 7 | Normal operation. | D | | VCC | 8 | VCC output is unstable, can increase above 5.5V. | А | | FB | 9 | Switches at maximum duty cycle and VOUT approaches VIN. Damage to customer load and output stage components are possible. No effect on device. | В | | GND | 10 | VOUT can be abnormal, as reference voltage is not fixed. | В | | MODE/SYNC | 11 | The part can go back and forth between FPWM and PFM. | С | #### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |-----------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | MODE/SYNC | 11 | PGOOD | If PGOOD is high and < 5.5V, device runs in FPWM mode. If PGOOD is low, device runs in AUTO mode. MODE/SYNC absolute maximum is 5.5V. | А | | PGOOD | 1 | EN/UVLO | If EN > 20V, devices connected to the PGOOD pin are damaged. | Α | | EN/UVLO | 2 | VIN | VOUT normal. | D | | VIN | 3 | SW | Damage to the low-side FET. | Α | | SW | 5 | воот | BOOT VOUT = 0V, the high-side does not turn on, no CBOOT. | В | | SVV | 6 | | VOOT – VV, the high-side does not turn on, no CBOOT. | | | воот | 7 | VCC | Damage occurs, breaks the VCC pin. | Α | | VCC | 8 | FB | Can be nonfunctional, no damage occurs. | В | | FB | 9 | GND | Goes into hiccup; short-circuit operation, VOUT = 0V (for fixed output), switches at maximum duty cycle (for adjustable output). | В | | GND | 10 | MODE/SYNC | Device runs in AUTO mode. Normal operation. | D | | VOUT | 4 | SW | Damage occurs. | Α | Revision History Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply | | | 11 7 | | | |-----------|---------|-------------------------------------------------------|----------------------------|--| | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | | PGOOD | 1 | If VIN > 20V, damage to PGOOD occurs. | Α | | | EN/UVLO | 2 | VOUT normal. | D | | | VIN | 3 | VOUT normal. | D | | | VOUT | 4 | Damage occurs if VIN > 16V. Customer load is damaged. | Α | | | SW | 5 | Damage to the low-side FET. | A | | | SW | 6 | ramage to the low-side rich. | | | | воот | 7 | Damage occurs and BOOT ESD clamp is damaged. | Α | | | VCC | 8 | If VIN > 5.5V, damage occurs. | Α | | | FB | 9 | Damage occurs if VIN > 16V. | Α | | | GND | 10 | VOUT = 0V. | В | | | MODE/SYNC | 11 | If VIN > 5.5V, damage occurs. | Α | | # **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from April 17, 2025 to September 3, 2025 (from Revision * (April 2025) to Revision A | | |----|---------------------------------------------------------------------------------------------|------| | (S | september 2025)) | Page | | • | Changed failure description for VOUT pin open-circuited | 5 | | • | Changed failure effect class for FB pin open-circuited from C to B | 5 | | • | Changed failure effect class for GND pin open-circuited from C to B | 5 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated