

### QUAD SPDT WIDE BANDWIDTH VIDEO SWITCH WITH LOW ON-STATE RESISTANCE

Check for Samples: TS5V330C

#### **FEATURES**

- Low Differential Gain and Phase (Typical D<sub>G</sub> = 0.24%, Typical D<sub>P</sub> = 0.039°)
- Wide Bandwidth (Typical BW > 288 MHz)
- Low Cross-Talk (Typical X<sub>TALK</sub> = -87 dB)
- Low Power Consumption (Maximum I<sub>CC</sub> = 3 μA)
- Bidirectional Data Flow, With Near-Zero Propagation Delay
- Low ON-State Resistance (Typical  $r_{ON} = 3 \Omega$ )
- V<sub>CC</sub> Operating Range From 4.5 V to 5.5 V
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Data and Control Inputs Provide Undershoot Clamp Diode
- Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Suitable for Both RGB and Composite Video Switching

# D, DB, DBQ, OR PW PACKAGE (TOP VIEW)



#### RGY PACKAGE (TOP VIEW)



#### **DESCRIPTION/ORDERING INFORMATION**

The TS5V330C is a 4-bit 1-of-2 multiplexer/demultiplexer video switch with a single switch-enable (EN) input. The select (IN) input controls the data path of the multiplexer/demultiplexer. When EN is low, the switch is enabled and the D port is connected to the S port. When EN is high, the switch is disabled and a high impedance state exists between the D and S ports.

Low differential gain and phase makes this switch ideal for video applications. The device has a wide bandwidth and low cross talk which makes it suitable for high frequency video applications. The device can be used for RGB and composite video switching applications.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{EN}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACK              | AGE <sup>(1) (2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------|------------------------|-----------------------|------------------|
| -40°C to 85°C  | QFN – RGY         | Tape and reel          | TS5V330CRGYR          | TE330C           |
|                | SOIC - D          | Tube                   | TS5V330CD             | TS5V330C         |
|                | 30IC - D          | Tape and reel          | TS5V330CDR            | 13573300         |
|                | SSOP – DB         | Tape and reel          | TS5V330CDBR           | TE330C           |
|                | SSOP (QSOP) – DBQ | Tape and reel          | TS5V330CDBQR          | TE330C           |
|                | TSSOP – PW        | Tube                   | TS5V330CPW            | TE330C           |
|                | 1330P - PW        | Tape and reel          | TS5V330CPWR           | 1E330C           |

- (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

**Table 1. FUNCTION TABLE** 

| INPUTS |    | INPUT/OUTPUT | FUNCTION         |
|--------|----|--------------|------------------|
| EN     | IN | Α            | FUNCTION         |
| L      | L  | S1           | D port = S1 port |
| L      | Н  | S2           | D port = S2 port |
| Н      | Χ  | Z            | Disconnect       |

**Table 2. PIN DESCRIPTIONS** 

| PIN NAME | DESCRIPTION         |
|----------|---------------------|
| S1, S2   | Analog video I/Os   |
| D        | Analog video I/Os   |
| IN       | Select input        |
| EN       | Switch-enable input |

Submit Documentation Feedback



#### **PARAMETER DEFINITIONS**

| PARAMETER         | DESCRIPTION                                                                                                                                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r <sub>ON</sub>   | Resistance between the D and S ports with the switch in the ON-state                                                                                                                                                                                          |
| l <sub>oz</sub>   | Output leakage current measured at the D and S ports with the switch in the OFF-state                                                                                                                                                                         |
| los               | Short circuit current measured at the I/O pins.                                                                                                                                                                                                               |
| V <sub>IN</sub>   | Voltage at the IN pin                                                                                                                                                                                                                                         |
| V <sub>EN</sub>   | Voltage at the EN pin                                                                                                                                                                                                                                         |
| C <sub>IN</sub>   | Capacitance at the control inputs (EN, IN)                                                                                                                                                                                                                    |
| C <sub>OFF</sub>  | Capacitance at the analog I/O port when the switch is OFF                                                                                                                                                                                                     |
| C <sub>ON</sub>   | Capacitance at the analog I/O port when the switch is ON                                                                                                                                                                                                      |
| $V_{IH}$          | Minimum input voltage for logic high for the control inputs (EN, IN)                                                                                                                                                                                          |
| V <sub>IL</sub>   | Minimum input voltage for logic low for the control inputs (EN, IN)                                                                                                                                                                                           |
| V <sub>H</sub>    | Hysteresis voltage at the control inputs (EN, IN)                                                                                                                                                                                                             |
| V <sub>IK</sub>   | I/O and control inputs diode clamp voltage (EN, IN)                                                                                                                                                                                                           |
| $V_{I}$           | Voltage applied to the D or S pins when D or S is the switch input.                                                                                                                                                                                           |
| Vo                | Voltage applied to the D or S pins when D or S is the switch output.                                                                                                                                                                                          |
| I <sub>IH</sub>   | Input high leakage current of the control inputs (EN, IN)                                                                                                                                                                                                     |
| I <sub>IL</sub>   | Input low leakage current of the control inputs (EN, IN)                                                                                                                                                                                                      |
| l <sub>l</sub>    | Current into the D or S pins when D or S is the switch input.                                                                                                                                                                                                 |
| lo                | Current into the D or S pins when D or S is the switch output.                                                                                                                                                                                                |
| I <sub>off</sub>  | Output leakage current measured at the D and S ports with $V_{CC} = 0$                                                                                                                                                                                        |
| t <sub>ON</sub>   | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned ON.                                                                                                                                             |
| t <sub>OFF</sub>  | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned OFF.                                                                                                                                            |
| BW                | Frequency response of the switch in the ON-state measured at -3 dB                                                                                                                                                                                            |
| X <sub>TALK</sub> | Unwanted signal coupled from channel to channel. Measured in $-dB$ . $X_{TALK} = 20 \text{ LOG } V_{OUT}/V_{IN}$ . This is a non-adjacent crosstalk.                                                                                                          |
| O <sub>IRR</sub>  | Off-isolation is the resistance (measured in –dB) between the input and output with the switch OFF.                                                                                                                                                           |
| $D_G$             | Magnitude variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V. |
| D <sub>P</sub>    | Phase variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V.     |
| I <sub>CC</sub>   | Static power supply current                                                                                                                                                                                                                                   |
| I <sub>CCD</sub>  | Variation of I <sub>CC</sub> for a change in frequency in the control inputs (EN, IN)                                                                                                                                                                         |
| $\Delta I_{CC}$   | This is the increase in supply current for each control input that is at the specified voltage level, rather than $V_{CC}$ or GND.                                                                                                                            |

Copyright © 2009, Texas Instruments Incorporated



#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                      | MIN  | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|------|------|------|
| $V_{CC}$          | Supply voltage range                              |                      | -0.5 | 7    | V    |
| V <sub>IN</sub>   | Control input voltage range (2) (3)               |                      | -0.5 | 7    | V    |
| V <sub>I/O</sub>  | Output voltage range <sup>(2) (3) (4)</sup>       |                      | -0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |      | ±128 | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                      |      | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature range                         |                      | -65  | 150  | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to ground unless otherwise specified.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5) I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>.

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



#### PACKAGE THERMAL IMPEDANCE

over operating free-air temperature range (unless otherwise noted)

|               |                           |                            |     | UNIT |
|---------------|---------------------------|----------------------------|-----|------|
|               |                           | D package <sup>(1)</sup>   | 73  |      |
|               | DB package <sup>(1)</sup> | 82                         |     |      |
| $\theta_{JA}$ | Package thermal impedance | DBQ package <sup>(1)</sup> | 90  | °C/W |
|               |                           | PW package <sup>(1)</sup>  | 108 |      |
|               |                           | RGY package <sup>(2)</sup> | 39  |      |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                     |                                           | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----|-----|------|
| V <sub>CC</sub>     | Supply voltage                            | 4   | 5.5 | V    |
| V <sub>IH</sub>     | High-level control input voltage (EN, IN) | 2   | 5.5 | V    |
| V <sub>IL</sub>     | Low-level control input voltage (EN, IN)  | 0   | 0.8 | V    |
| V <sub>ANALOG</sub> | Analog input/output voltage               | 0   | Vcc | V    |
| T <sub>A</sub>      | Operating free-air temperature            | -40 | 85  | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

Product Folder Link(s): TS5V330C

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-5.



### **ELECTRICAL CHARACTERISTICS**(1)

over recommended operating free-air temperature range (unless otherwise noted)

| PAR                 | AMETER   |                                                     | TEST CONDITIO                                         | NS                                         | MIN TYP <sup>(2)</sup>    | MAX  | UNIT       |
|---------------------|----------|-----------------------------------------------------|-------------------------------------------------------|--------------------------------------------|---------------------------|------|------------|
| V <sub>IK</sub>     | EN, IN   | $V_{CC} = 4.5 \text{ V},$                           | $I_{IN} = -18 \text{ mA}$                             |                                            |                           | -1.8 | V          |
| V <sub>H</sub>      | EN, IN   |                                                     |                                                       |                                            |                           | 400  | mV         |
| I <sub>IH</sub>     | EN, IN   | V <sub>CC</sub> = 5.5 V,                            | V <sub>IN</sub> and V <sub>EN</sub> = V <sub>CC</sub> |                                            |                           | ±1   | μA         |
| I <sub>IL</sub>     | EN, IN   | V <sub>CC</sub> = 5.5 V,                            | V <sub>IN</sub> and V <sub>EN</sub> = GND             |                                            |                           | ±1   | μA         |
| I <sub>OZ</sub> (3) |          | V <sub>CC</sub> = 5.5 V,                            | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$    | Switch OFF                                 |                           | ±10  | μΑ         |
| Ios                 |          | V <sub>CC</sub> = 5.5 V,                            | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$    | Switch ON                                  |                           | ±110 | mA         |
| I <sub>off</sub>    |          | V <sub>CC</sub> = 0,                                | $V_O = 0$ to 5.5 V,                                   | V <sub>I</sub> = 0                         |                           | ±1   | μA         |
| I <sub>CC</sub>     |          | V <sub>CC</sub> = 5.5 V,                            | $I_{I/O} = 0,$                                        | Switch ON or OFF                           |                           | 3    | μA         |
| $\Delta I_{CC}$     | EN, IN   | $V_{CC} = 5.5 V,$                                   | One input at 3.4 V,                                   | Other inputs at V <sub>CC</sub> or GND     |                           | 2.5  | mA         |
| I <sub>CCD</sub>    |          | $V_{CC} = 5.5 \text{ V},$<br>$V_{EN} = \text{GND},$ | D and S ports are open,                               | V <sub>IN</sub> switching 50% duty cycle   |                           | 0.25 | mA/<br>MHz |
| C <sub>in</sub>     | EN, IN   | $V_{IN}$ or $V_{EN} = 0$                            | f = 1 MHz                                             |                                            | 3.5                       |      | pF         |
| _                   | D port   | V 2.V/ or 0                                         | Switch OFF,                                           | V V or CND                                 | 8.5                       |      | pF         |
| C <sub>OFF</sub>    | S port   | $V_{I/O} = 3 \text{ V or } 0,$                      | Switch ON,                                            | $V_{IN} = V_{CC}$ or GND                   |                           | 5.5  |            |
| C <sub>ON</sub>     | <u>.</u> | $V_I = 0$ ,                                         | f = 1 MHz, outputs open,                              | Switch ON                                  | 16.5                      |      | pF         |
| r <sub>ON</sub> (4) |          | V <sub>I</sub> = 1 V,                               |                                                       | $I_{O} = 13 \text{ mA}, R_{L} = 75 \Omega$ | 3                         | 7    | Ω          |
| 'ON ` ′             |          | $V_{CC} = 4.5 \text{ V}$                            | V <sub>I</sub> = 2 V,                                 | $I_{O} = 26 \text{ mA}, R_{L} = 75 \Omega$ | 3.5<br>8.5<br>5.5<br>16.5 | 10   | 12         |

#### **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ±10%,  $R_L$  = 75  $\Omega$ ,  $C_L$  = 20 pF (unless otherwise noted) (see Figure 5)

| PARAMETER        | FROM TO (INPUT) (OUTPUT) |   | MIN | TYP MAX | UNIT |
|------------------|--------------------------|---|-----|---------|------|
| t <sub>ON</sub>  | S                        | D | 1.5 | 6.0     | ns   |
| t <sub>OFF</sub> | S                        | D | 1.5 | 5.9     | ns   |

#### **DYNAMIC CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 10\%$  (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                                            | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|----------------------------------------------------------------------------|-----|--------------------|-----|------|
| $D_G$             | $R_L = 150 \Omega$ , $f = 3.58 MHz$ , see Figure 6                         |     | 0.24               |     | %    |
| D <sub>P</sub>    | $R_L = 150 \Omega$ , $f = 3.58 MHz$ , see Figure 6                         |     | 0.039              |     | 0    |
| BW                | $R_L = 150 \Omega$ , see Figure 7                                          |     | 250                |     | MHz  |
| X <sub>TALK</sub> | $R_{IN}$ = 10 $\Omega$ , $R_L$ = 150 $\Omega$ , $f$ = 10 MHz, see Figure 7 |     | -87                |     | dB   |
| O <sub>IRR</sub>  | $R_L$ = 150 $\Omega$ , f = 10 MHz, see Figure 7                            |     | -54                |     | dB   |

(1) All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_A$  = 25°C.

Submit Documentation Feedback

<sup>(1)</sup>  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to the I/O pins. (2) All typical values are at  $V_{CC}=5$  V (unless otherwise noted),  $T_A=25$ °C. (3) For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.

Measured by the voltage drop between the D and S terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (S or D) terminals.







-10 140 -20 120 -30 100 Off Isolation (dB) -40 Phase (°) 80 -50 60 -60 40 -70 Off Isolation at 10 MHz, -54.66 dB 20 -80 Phase at 10 MHz, 94.7 -90 1000 Frequency (MHz)

Figure 3. OFF-Isolation vs Frequency

Figure 4. Crosstalk vs Frequency

Copyright © 2009, Texas Instruments Incorporated Submit Documentation Feedback



#### PARAMETER MEASUREMENT INFORMATION



| TEST             | VCC         | R <sub>L</sub> | CL    | V <sub>S1</sub> | V <sub>S2</sub> |
|------------------|-------------|----------------|-------|-----------------|-----------------|
| tON              | 5 V ± 0.5 V | 75 Ω           | 20 pF | GND             | 3 V             |
|                  | 5 V ± 0.5 V | 75 Ω           | 20 pF | 3 V             | GND             |
| <sup>t</sup> OFF | 5 V ± 0.5 V | 75 Ω           | 20 pF | GND             | 3 V             |
|                  | 5 V ± 0.5 V | 75 Ω           | 20 pF | 3 V             | GND             |



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 2.5 \text{ ns.}$   $t_f \leq 2.5 \text{ ns.}$
- C. The outputs are measured one at a time with one transition per measurement.

Figure 5. Test Circuit and Voltage Waveforms



### PARAMETER MEASUREMENT INFORMATION (continued)



For additional information, refer to the TI application report, *Measuring Differential Gain and Phase*, literature number SLOA040.

Figure 6. Test Circuit for Differential Gain/Phase Measurement

The differential gain and phase is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ .

#### **HP8753ES Setup**

Average = 20

RBW = 300 Hz

Smoothing = 2%

 $V_{BIAS} = 0$  to 1 V

ST = 1.381 s.

P1 = -7 dBM

CW frequency = 3.58 MHz

Copyright © 2009, Texas Instruments Incorporated

Submit Documentation Feedback



### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 7. Test Circuit for Frequency Response, Crosstalk, and OFF-Isolation

The frequency response is measured at the output of the ON channel. For example, when  $V_{IN}=0$ ,  $V_{EN}=0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The crosstalk is measured at the output of the non-adjacent ON channel. For example, when  $V_{IN}=0$ ,  $V_{EN}=0$ , and  $D_A$  is the input, the output is measured at  $S_{1B}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The off-isolation is measured at the output of the OFF channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = V_{CC}$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

#### **HP8753ES Setup**

Average = 4

RBW = 3 kHz

Smoothing = 0%

 $V_{BIAS} = 0.35 V$ 

ST = 2 s

P1 = 0 dBM

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TS5V330CDBQR          | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TE330C       |
| TS5V330CDBQR.B        | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TE330C       |
| TS5V330CDR            | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TS5V330C     |
| TS5V330CDR.B          | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TS5V330C     |
| TS5V330CPWR           | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | TE330C       |
| TS5V330CPWR.B         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TE330C       |
| TS5V330CPWRG4         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TE330C       |
| TS5V330CPWRG4.B       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TE330C       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 7-Oct-2025

#### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS5V330CDBQR  | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS5V330CDR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TS5V330CPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TS5V330CPWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 7-Oct-2025



#### \*All dimensions are nominal

| 7 III dilitoriolorio di e riorimica |               |              |                 |      |      |             |            |             |  |
|-------------------------------------|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|                                     | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|                                     | TS5V330CDBQR  | SSOP         | DBQ             | 16   | 2500 | 353.0       | 353.0      | 32.0        |  |
|                                     | TS5V330CDR    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |  |
|                                     | TS5V330CPWR   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |
|                                     | TS5V330CPWRG4 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |

## D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SHRINK SMALL-OUTLINE PACKAGE



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025