











SCDS186E - FEBRUARY 2005 - REVISED FEBRUARY 2018

TS5A3166

# TS5A3166 0.9- $\Omega$ SPST Analog Switch

#### **Features**

- Low ON-State Resistance (0.9  $\Omega$ )
- Control Inputs Are 5.5-V Tolerant
- Low Charge Injection
- Low Total Harmonic Distortion (THD)
- 1.65-V to 5.5-V Single-Supply Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

### **Applications**

- Cell Phones
- **PDAs**
- Portable Instrumentation
- Audio and Video Signal Routing
- Low-Voltage Data-Acquisition Systems
- **Communication Circuits**
- Modems
- Hard Drives
- Computer Peripherals
- Wireless Terminals and Peripherals
- Microphone Switching Notebook Docking

### 3 Description

The TS5A3166 device is a single-pole single-throw (SPST) analog switch that is designed to operate from 1.65 V to 5.5 V. The device offers a low ONstate resistance. The device has excellent total harmonic distortion (THD) performance consumes very low power. These features make this device suitable for portable audio applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)        |
|-------------|------------|------------------------|
|             | SOT-23 (5) | 2.90 mm × 1.60 mm      |
| TS5A3166    | SC70 (5)   | 2.00 mm × 1.25 mm      |
| TS5A3166    | DSBGA (5)  | 1.388 mm × 0.888<br>mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                                      |    | 8.2 Functional Block Diagram                     | 10             |
|---|-------------------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                                  |    | 8.3 Feature Description                          | 10             |
| 3 | Description 1                                   |    | 8.4 Device Functional Modes                      | 10             |
| 4 | Revision History2                               | 9  | Application and Implementation                   | 17             |
| 5 | Pin Configuration and Functions                 |    | 9.1 Application Information                      | 17             |
| 6 | Specifications                                  |    | 9.2 Typical Application                          | 18             |
| • | 6.1 Absolute Maximum Ratings                    | 10 | Power Supply Recommendations                     | 19             |
|   | 6.2 ESD Ratings                                 | 11 | Layout                                           | 20             |
|   | 6.3 Recommended Operating Conditions            |    | 11.1 Layout Guidelines                           | 20             |
|   | 6.4 Thermal Information                         |    | 11.2 Layout Example                              | 20             |
|   | 6.5 Electrical Characteristics for 5-V Supply   | 12 | Device and Documentation Support                 | 2 <sup>-</sup> |
|   | 6.6 Electrical Characteristics for 3.3-V Supply |    | 12.1 Device Support                              |                |
|   | 6.7 Electrical Characteristics for 2.5-V Supply |    | 12.2 Community Resources                         | 2              |
|   | 6.8 Electrical Characteristics for 1.8-V Supply |    | 12.3 Trademarks                                  | 2              |
|   | 6.9 Typical Characteristics                     |    | 12.4 Electrostatic Discharge Caution             | 2              |
| 7 | Parameter Measurement Information               |    | 12.5 Glossary                                    | 2              |
| 8 | Detailed Description 16                         | 13 | Mechanical, Packaging, and Orderable Information | 2              |
|   | 8.1 Overview                                    |    |                                                  | 2              |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | nanges from Revision D (February 2016) to Revision E                                                                                                                                                                                                                                 |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •        | Changes from Revision C (May 2015) to Revision D  Page  Added "port" to COM description in Pin Functions table                                                                                                                                                                       |
| CI       | nanges from Revision C (May 2015) to Revision D                                                                                                                                                                                                                                      |
| •        |                                                                                                                                                                                                                                                                                      |
| <u>•</u> | Deleted "digitial" from GND description in <i>Pin Functions</i> table                                                                                                                                                                                                                |
| CI       | nanges from Revision B (September 2013) to Revision C Page                                                                                                                                                                                                                           |
| •        | Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |
| •        | Deleted Ordering Information table.                                                                                                                                                                                                                                                  |
| CI       | nanges from Revision A (October 2012) to Revision B                                                                                                                                                                                                                                  |
| •        | Removed Isolation in Powered-Off Mode, $V_+ = 0$ bullet from <i>Features</i>                                                                                                                                                                                                         |
| •        | Changed pin name from NC to NO throughout the datasheet.                                                                                                                                                                                                                             |



### 5 Pin Configuration and Functions



**DBV** and **DCK** Packages



#### **Pin Functions**

|                 | PIN        |                |       |                                          |
|-----------------|------------|----------------|-------|------------------------------------------|
| DBC, DCK<br>NO. | YZP<br>NO. | NAME           | TYPE  | DESCRIPTION                              |
| 1               | A1         | NO             | I/O   | Normally opened port                     |
| 2               | B1         | COM            | I/O   | Common port                              |
| 3               | C1         | GND            | GND   | Ground                                   |
| 4               | C2         | IN             | ı     | Digital control pin to connect COM to NO |
| 5               | A2         | V <sub>+</sub> | Power | Power Supply                             |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                    |                                             |                                         | MIN  | MAX                  | UNIT |
|--------------------|---------------------------------------------|-----------------------------------------|------|----------------------|------|
| V <sub>+</sub>     | Supply voltage <sup>(3)</sup>               |                                         | -0.5 | 6.5                  | V    |
| $V_{NO} \ V_{COM}$ | Analog voltage <sup>(3) (4) (5)</sup>       |                                         | -0.5 | V <sub>+</sub> + 0.5 | V    |
| I <sub>K</sub>     | Analog port diode current                   | $V_{NO}$ , $V_{COM} < 0$                | -50  |                      | mA   |
| I <sub>NO</sub>    | ON-state switch current                     | V V Oto V                               | -200 | 200                  | A    |
| I <sub>COM</sub>   | ON-state peak switch current <sup>(6)</sup> | $V_{NO,} V_{COM} = 0 \text{ to } V_{+}$ | -400 | 400                  | mA   |
| VI                 | Digital input voltage (3)(4)                |                                         | -0.5 | 6.5                  | V    |
| I <sub>IK</sub>    | Digital clamp current                       | V <sub>I</sub> < 0                      | -50  |                      | mA   |
| I <sub>+</sub>     | Continuous current through V+               |                                         |      | 100                  | mA   |
| $I_{GND}$          | Continuous current through GND              |                                         | -100 |                      | mA   |
| T <sub>stg</sub>   | Storage temperature                         |                                         | -65  | 150                  | °C   |
| Tj                 | Junction temperature                        |                                         |      | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

<sup>(3)</sup> All voltages are with respect to ground, unless otherwise specified.

<sup>(4)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(5)</sup> This value is limited to 5.5 V maximum.

<sup>(6)</sup> Pulse at 1-ms duration < 10% duty cycle.



### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN  | MAX     | UNIT |
|------------------|--------------------------------|------|---------|------|
| V <sub>I/O</sub> | Input/output voltage           | 0    | $V_{+}$ | V    |
| V <sub>+</sub>   | Supply voltage                 | 1.65 | 5.5     | V    |
| VI               | Control Input Voltage          | 0    | 5.5     | V    |
| T <sub>A</sub>   | Operating free-air temperature | -40  | 85      | °C   |

#### 6.4 Thermal Information

|                 |                                        |           | TS5A3166    |             |      |
|-----------------|----------------------------------------|-----------|-------------|-------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | DBV (SOT) | DCK (SC-70) | YZP (DSBGA) | UNIT |
|                 |                                        | 5 PINS    | 5 PINS      | 5 PINS      |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206       | 252         | 132         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics for 5-V Supply

 $V_{+} = 4.5 \text{ V to } 5.5 \text{ V}, T_{A} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C} \text{ (unless otherwise noted)}^{(1)}$ 

| PA                                    | RAMETER                          | TEST CO                                                                                                                    | NDITIONS                     | T <sub>A</sub> | V <sub>+</sub> | MIN        | TYP  | MAX            | UNIT |
|---------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|------------|------|----------------|------|
| Analog Switch                         | :h                               |                                                                                                                            |                              |                |                |            |      |                |      |
| V <sub>COM</sub> ,<br>V <sub>NO</sub> | Analog signal range              |                                                                                                                            |                              |                |                | 0          |      | V <sub>+</sub> | V    |
| r .                                   | Peak ON                          | $0 \le V_{NO} \le V_+$                                                                                                     | Switch ON,                   | 25°C           | 4.5 V          |            | 0.8  | 1.1            | Ω    |
| r <sub>peak</sub>                     | resistance                       | $I_{COM} = -100 \text{ mA},$                                                                                               | see Figure 13                | Full           | 4.5 V          |            |      | 1.2            | 52   |
| r <sub>on</sub>                       | ON-state                         | $V_{NO} = 2.5 V,$                                                                                                          | Switch ON,                   | 25°C           | 4.5 V          |            | 0.7  | 0.9            | Ω    |
| on                                    | resistance                       | $I_{COM} = -100 \text{ mA},$                                                                                               | see Figure 13                | Full           | 4.0 V          |            |      | 1              | 22   |
|                                       | ON-state                         | $0 \le V_{NO} \le V_+,$<br>$I_{COM} = -100 \text{ mA},$                                                                    | Switch ON.                   | 25°C           |                |            | 0.15 |                | -    |
| r <sub>on(flat)</sub>                 | resistance<br>flatness           | V <sub>NO</sub> = 1 V, 1.5 V, 2.5 V,                                                                                       | see Figure 13                | 25°C           | 4.5 V          | ·          | 0.09 | 0.15           |      |
|                                       |                                  | $I_{COM} = -100 \text{ mA},$                                                                                               |                              | Full           |                | ·          |      | 0.15           |      |
|                                       | V <sub>NO</sub> = 1 V,           |                                                                                                                            |                              | 25°C           |                | -20        | 4    | 20             |      |
| I <sub>NO(OFF)</sub>                  | NO<br>OFF leakage<br>current     | $V_{COM} = 4.5 \text{ V},$ or $V_{NO} = 4.5 \text{ V},$ $V_{COM} = 1 \text{ V},$                                           | Switch OFF,<br>see Figure 14 | Full           | 5.5 V          | -100       |      | 100            | nA   |
|                                       | ouo                              | $V_{NO} = 0 \text{ to } 5.5 \text{ V},$                                                                                    |                              | 25°C           | 0 V            | <b>-</b> 5 | 0.4  | 5              | ^    |
| I <sub>NO(PWROFF)</sub>               |                                  | $V_{COM} = 5.5 \text{ V to } 0,$                                                                                           |                              | Full           | UV             | -15        |      | 15             | μΑ   |
|                                       |                                  | $V_{COM} = 1 V$ ,                                                                                                          |                              | 25°C           |                | -20        | 4    | 20             |      |
| I <sub>COM(OFF)</sub>                 | COM<br>OFF leakage               | $\begin{aligned} &V_{NO} = 4.5 \text{ V},\\ &\text{or}\\ &V_{COM} = 4.5 \text{ V},\\ &V_{NO} = 1 \text{ V}, \end{aligned}$ | Switch OFF,<br>see Figure 14 | Full           | 5.5 V          | -100       |      | 100            | nA   |
|                                       | $V_{COM} = 5.5 \text{ V to } 0,$ | 25°C                                                                                                                       | 25°C                         | 0 V            | -5             | 0.4        | 5    |                |      |
| I <sub>COM(PWROFF)</sub>              |                                  | $V_{NO} = 0 \text{ to } 5.5 \text{ V},$                                                                                    |                              | Full           | 0 0            | -15        |      | 15             | μΑ   |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.



# **Electrical Characteristics for 5-V Supply (continued)**

 $V_{+} = 4.5 \text{ V}$  to 5.5 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$  (unless otherwise noted) $^{(1)}$ 

| P                     | ARAMETER                     | TEST (                                                                                                                                             | CONDITIONS                             | T <sub>A</sub> | V <sub>+</sub>    | MIN       | TYP    | MAX  | UNIT |
|-----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|-------------------|-----------|--------|------|------|
| I <sub>NO(ON)</sub>   | NO<br>ON leakage             | V <sub>NO</sub> = 1 V,<br>V <sub>COM</sub> = Open,<br>or                                                                                           | Switch ON,<br>see Figure 15            | 25°C<br>Full   | 5.5 V             | -2<br>-20 | 0.3    | 20   | nA   |
|                       | current                      | $V_{NO} = 4.5 \text{ V},$<br>$V_{COM} = \text{Open},$                                                                                              | <b>3</b>                               |                |                   |           |        |      |      |
| I <sub>COM(ON)</sub>  | COM<br>ON leakage<br>current | $\begin{split} &V_{COM} = 1 \text{ V}, \\ &V_{NO} = \text{Open}, \\ &\text{or} \\ &V_{COM} = 4.5 \text{ V}, \\ &V_{NO} = \text{Open}, \end{split}$ | Switch ON,<br>see Figure 15            | 25°C<br>Full   | 5.5 V             | -2<br>-20 | 0.3    | 20   | nA   |
| Digital Cont          | trol Inputs (IN)             |                                                                                                                                                    |                                        |                |                   |           |        |      |      |
| V <sub>IH</sub>       | Input logic high             |                                                                                                                                                    |                                        | Full           |                   | 2.4       |        | 5.5  | V    |
| V <sub>IL</sub>       | Input logic low              |                                                                                                                                                    |                                        | Full           |                   | 0         |        | 0.8  | V    |
| $I_{IH},I_{IL}$       | Input leakage<br>current     | V <sub>I</sub> = 5.5 V or 0                                                                                                                        |                                        | 25°C<br>Full   | 5.5 V             | -2<br>-20 | 0.3    | 20   | nA   |
| Dynamic               |                              | 1                                                                                                                                                  |                                        |                |                   |           |        | '    |      |
|                       |                              | V V                                                                                                                                                | 0 25 75                                | 25°C           | 5 V               | 2.5       | 4.5    | 7    |      |
| t <sub>ON</sub>       | Turnon time                  | $V_{COM} = V_+,$ $R_L = 50 \Omega,$                                                                                                                | $C_L = 35 \text{ pF},$ see Figure 17   | Full           | 4.5 V to<br>5.5 V | 1.5       |        | 7.5  | ns   |
|                       |                              | V - V                                                                                                                                              | C <sub>L</sub> = 35 pF,                | 25°C           | 5 V               | 6         | 9      | 11.5 |      |
| t <sub>OFF</sub>      | Turnoff time                 | $V_{COM} = V_+,$ $R_L = 50 \Omega,$                                                                                                                | see Figure 17                          | Full           | 4.5 V to<br>5.5 V | 4         |        | 12.5 | ns   |
| $Q_C$                 | Charge injection             | $V_{GEN} = 0,$<br>$R_{GEN} = 0$ ,                                                                                                                  | $C_L = 1 \text{ nF},$<br>see Figure 20 | 25°C           | 5 V               |           | 1      |      | pC   |
| C <sub>NO(OFF)</sub>  | NO<br>OFF capacitance        | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                                                                            | See Figure 16                          | 25°C           | 5 V               |           | 19     |      | pF   |
| C <sub>COM(OFF)</sub> | COM<br>OFF capacitance       | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                                                                           | See Figure 16                          | 25°C           | 5 V               |           | 18     |      | pF   |
| C <sub>NO(ON)</sub>   | NO<br>ON capacitance         | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch ON,                                                                                             | See Figure 16                          | 25°C           | 5 V               |           | 35.5   |      | pF   |
| C <sub>COM(ON)</sub>  | COM<br>ON capacitance        | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON,                                                                                            | See Figure 16                          | 25°C           | 5 V               |           | 35.5   |      | pF   |
| C <sub>I</sub>        | Digital input capacitance    | $V_I = V_+$ or GND,                                                                                                                                | See Figure 16                          | 25°C           | 5 V               |           | 2      |      | pF   |
| BW                    | Bandwidth                    | $R_L = 50 \Omega$ ,<br>Switch ON,                                                                                                                  | See Figure 18                          | 25°C           | 5 V               |           | 200    |      | MHz  |
| O <sub>ISO</sub>      | OFF isolation                | $R_L = 50 \Omega$ , $f = 1 MHz$ ,                                                                                                                  | Switch OFF,<br>see Figure 19           | 25°C           | 5 V               |           | -64    |      | dB   |
| THD                   | Total harmonic distortion    | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$                                                                                                              | f = 20 Hz to 20 kHz,<br>see Figure 21  | 25°C           | 5 V               |           | 0.005% |      |      |
| Supply                |                              |                                                                                                                                                    |                                        | -              |                   |           | ·      |      | •    |
| I <sub>+</sub>        | Positive supply              | $V_1 = V_+$ or GND,                                                                                                                                | Switch ON or OFF                       | 25°C           | 5.5 V             |           | 0.01   | 0.1  | μА   |
| '+                    | current                      | VI = V+ OI GIND,                                                                                                                                   | SWILLII ON OI OFF                      | Full           | J.J V             |           |        | 0.5  | μл   |



### 6.6 Electrical Characteristics for 3.3-V Supply

 $V_{+} = 3 \text{ V}$  to 3.6 V.  $T_{\Lambda} = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)<sup>(1)</sup>

| PA                                    | RAMETER                      | TEST                                                                                                 | CONDITIONS                               | T <sub>A</sub> | V <sub>+</sub>  | MIN       | TYP  | MAX            | UNIT |
|---------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------|----------------|-----------------|-----------|------|----------------|------|
| Analog Swite                          | :h                           |                                                                                                      |                                          |                |                 |           |      |                |      |
| V <sub>COM</sub> ,<br>V <sub>NO</sub> | Analog signal range          |                                                                                                      |                                          |                |                 | 0         |      | V <sub>+</sub> | V    |
| r <sub>peak</sub>                     | Peak ON resistance           | $0 \le V_{NO} \le V_+,$<br>$I_{COM} = -100 \text{ mA},$                                              | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 3 V             |           | 1.1  | 1.5<br>1.7     | Ω    |
| r <sub>on</sub>                       | ON-state resistance          | $V_{NO} = 2 V,$ $I_{COM} = -100 \text{ mA},$                                                         | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 3 V             |           | 1    | 1.4            | Ω    |
|                                       | ON-state                     | $0 \le V_{NO} \le V_{+},$ $I_{COM} = -100 \text{ mA},$                                               |                                          | 25°C           |                 |           | 0.3  | 1.0            |      |
| r <sub>on(flat)</sub>                 | resistance<br>flatness       | V <sub>NO</sub> = 2 V, 0.8 V,<br>I <sub>COM</sub> = -100 mA,                                         | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 3 V             |           | 0.09 | 0.15<br>0.15   | Ω    |
|                                       |                              | V <sub>NO</sub> = 1 V,                                                                               |                                          | 25°C           |                 | -2        | 0.5  | 2              |      |
| I <sub>NO(OFF)</sub>                  | NO<br>OFF leakage            | $V_{COM} = 3 \text{ V},$ or $V_{NO} = 3 \text{ V},$ $V_{COM} = 1 \text{ V},$                         | Switch OFF,<br>see Figure 14             | Full           | 3.6 V           | -20       |      | 20             | nA   |
| I <sub>NO(PWROFF)</sub>               |                              | $V_{NO} = 0 \text{ to } 3.6 \text{ V},$<br>$V_{COM} = 3.6 \text{ V to } 0,$                          |                                          | 25°C<br>Full   | 0 V             | _1<br>_5  | 0.1  | 1<br>5         | μΑ   |
|                                       |                              | V <sub>COM</sub> = 1 V,                                                                              |                                          | 25°C           |                 | -2        | 0.5  | 2              |      |
| I <sub>COM(OFF)</sub>                 | COM<br>OFF leakage           | V <sub>COM</sub> = 3 V,<br>or<br>V <sub>COM</sub> = 3 V,<br>V <sub>NO</sub> = 1 V,                   | Switch OFF,<br>see Figure 14             | Full           | 3.6 V           | -20       | 0.0  | 20             | nA   |
| I <sub>COM(PWROFF)</sub>              | current                      | $V_{COM} = 3.6 \text{ V to } 0,$<br>$V_{NO} = 0 \text{ to } 3.6 \text{ V},$                          |                                          | 25°C<br>Full   | 0 V             | −1<br>−5  | 0.1  | 1 5            | μА   |
|                                       |                              |                                                                                                      |                                          |                |                 |           | 0.0  |                |      |
| I <sub>NO(ON)</sub>                   | NO<br>ON leakage<br>current  | $V_{NO} = 1 \text{ V},$ $V_{COM} = \text{Open},$ or $V_{NO} = 3 \text{ V},$ $V_{COM} = \text{Open},$ | Switch ON,<br>see Figure 15              | 25°C<br>Full   | 3.6 V           | -2<br>-20 | 0.2  | 20             | nA   |
|                                       |                              | V <sub>COM</sub> = 1 V,                                                                              |                                          | 25°C           |                 | -2        | 0.2  | 2              |      |
| I <sub>COM(ON)</sub>                  | COM<br>ON leakage<br>current | $V_{NO} = Open,$ or $V_{COM} = 3 V,$ $V_{NO} = Open,$                                                | Switch ON,<br>see Figure 15              | Full           | 3.6 V           | -20       |      | 20             | nA   |
| Digital Contr                         | ol Inputs (IN)               |                                                                                                      |                                          |                |                 |           |      |                |      |
| V <sub>IH</sub>                       | Input logic high             |                                                                                                      |                                          | Full           |                 | 2         |      | 5.5            | V    |
| $V_{IL}$                              | Input logic low              |                                                                                                      |                                          | Full           |                 | 0         |      | 0.8            | V    |
| I <sub>IH</sub> , I <sub>IL</sub>     | Input leakage current        | V <sub>I</sub> = 5.5 V or 0                                                                          |                                          | 25°C<br>Full   | 3.6 V           | -2<br>-20 | 0.3  | 20             | nA   |
| Dynamic                               |                              |                                                                                                      |                                          |                |                 |           |      |                |      |
|                                       |                              | V - V                                                                                                | C = 35 pE                                | 25°C           | 3.3 V           | 2         | 5    | 10             |      |
| t <sub>ON</sub>                       | Turnon time                  | $V_{COM} = V_+,$ $R_L = 50 \Omega,$                                                                  | C <sub>L</sub> = 35 pF,<br>see Figure 17 | Full           | 3 V to<br>3.6 V | 1.5       |      | 11             | ns   |
|                                       |                              | $V_{COM} = V_+,$                                                                                     | $C_{L} = 35 \text{ pF},$                 | 25°C           | 3.3 V           | 6.5       | 9    | 12             |      |
| t <sub>OFF</sub>                      | Turnoff time                 | $R_L = 50 \Omega$ ,                                                                                  | see Figure 17                            | Full           | 3 V to<br>3.6 V | 4         |      | 13             | ns   |
| Q <sub>C</sub>                        | Charge injection             | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0,                                                       | C <sub>L</sub> = 1 nF,<br>see Figure 21  | 25°C           | 3.3 V           |           | 1    |                | pC   |
| C <sub>NO(OFF)</sub>                  | NO<br>OFF capacitance        | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                              | See Figure 16                            | 25°C           | 3.3 V           |           | 19   |                | pF   |
| C <sub>COM(OFF)</sub>                 | COM<br>OFF capacitance       | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                             | See Figure 16                            | 25°C           | 3.3 V           |           | 18   |                | pF   |
| C <sub>NO(ON)</sub>                   | NO<br>ON capacitance         | $V_{NO} = V_{+}$ or GND,<br>Switch ON,                                                               | See Figure 16                            | 25°C           | 3.3 V           |           | 36   |                | pF   |
| C <sub>COM(ON)</sub>                  | COM<br>ON capacitance        | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON,                                              | See Figure 16                            | 25°C           | 3.3 V           |           | 36   |                | pF   |
|                                       |                              |                                                                                                      |                                          |                |                 |           |      |                |      |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.



### **Electrical Characteristics for 3.3-V Supply (continued)**

 $V_{+} = 3 \text{ V to } 3.6 \text{ V}, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C (unless otherwise noted)}^{(1)}$ 

|                  | PARAMETER                 | TEST                                  | CONDITIONS                            | TA   | V <sub>+</sub> | MIN  | TYP   | MAX | UNIT |
|------------------|---------------------------|---------------------------------------|---------------------------------------|------|----------------|------|-------|-----|------|
| Cı               | Digital input capacitance | $V_I = V_+ \text{ or GND},$           | See Figure 16                         | 25°C | 3.3 V          |      | 2     |     | pF   |
| BW               | Bandwidth                 | $R_L = 50 \Omega$ ,<br>Switch ON,     | See Figure 18                         | 25°C | 3.3 V          |      | 200   |     | MHz  |
| O <sub>ISO</sub> | OFF isolation             | $R_L = 50 \Omega$ ,<br>f = 1 MHz,     | Switch OFF,<br>see Figure 19          | 25°C | 3.3 V          |      | -64   |     | dB   |
| THD              | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 20 Hz to 20 kHz,<br>see Figure 21 | 25°C | 3.3 V          | (    | 0.01% |     |      |
| Supply           |                           |                                       |                                       |      |                |      |       | ·   |      |
|                  | Positive supply           | V V or CND                            | Switch ON or OFF                      | 25°C | 3.6 V          |      | 0.01  | 0.1 | ^    |
| 1+               | current                   |                                       |                                       | Full | 3.0 V          | 0.25 |       |     | μА   |

### 6.7 Electrical Characteristics for 2.5-V Supply

 $V_{+} = 2.3 \text{ V}$  to 2.7 V,  $T_{A} = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)<sup>(1)</sup>

| P.                                    | ARAMETER                   | TEST CO                                                                      | TEST CONDITIONS T <sub>A</sub> |      |       | MIN        | TYP  | MAX            | UNIT |
|---------------------------------------|----------------------------|------------------------------------------------------------------------------|--------------------------------|------|-------|------------|------|----------------|------|
| Analog Sw                             | itch                       |                                                                              |                                |      |       |            |      |                |      |
| V <sub>COM</sub> ,<br>V <sub>NO</sub> | Analog signal range        |                                                                              |                                |      | 2.3 V | 0          |      | V <sub>+</sub> | V    |
| -                                     | Peak ON resistance         | $0 \le V_{NO} \le V_+$                                                       | Switch ON,                     | 25°C | 2.3 V |            | 1.8  | 2.4            | Ω    |
| r <sub>peak</sub>                     | reak ON Tesistance         | $I_{COM} = -100 \text{ mA},$                                                 | see Figure 13                  | Full | 2.3 V |            |      | 2.6            | 22   |
| r <sub>on</sub>                       | ON-state resistance        | $V_{NO} = 2 V$ ,                                                             | Switch ON,                     | 25°C | 2.3 V |            | 1.2  | 2.1            | Ω    |
| on                                    | OTT State resistance       | $I_{COM} = -100 \text{ mA},$                                                 | see Figure 13                  | Full | 2.0 V |            |      | 2.4            | 32   |
|                                       | ON-state resistance        | $0 \le V_{NO} \le V_+,$ $I_{COM} = -100 \text{ mA},$                         | Switch ON,                     | 25°C | 0.01/ |            | 0.7  |                |      |
| r <sub>on(flat)</sub>                 | flatness                   | $V_{NO} = 2 V, 0.8 V,$                                                       | see Figure 13                  | 25°C | 2.3 V |            | 0.4  | 0.6            | Ω    |
|                                       |                            | $I_{COM} = -100 \text{ mA},$                                                 |                                | Full |       |            |      | 0.6            |      |
|                                       |                            | $V_{NO} = 1 V$                                                               |                                | 25°C |       | <b>-</b> 5 | 0.3  | 5              |      |
| I <sub>NO(OFF)</sub>                  | NO<br>OFF leakage current  | $V_{COM} = 3 \text{ V},$ or $V_{NO} = 3 \text{ V},$ $V_{COM} = 1 \text{ V},$ | Switch OFF,<br>see Figure 14   | Full | 2.7 V | -50        |      | 50             | nA   |
| I <sub>NO(PWROFF</sub>                | )/PWPOEE                   | $V_{NO} = 0 \text{ to } 3.6 \text{ V},$                                      |                                | 25°C | 0 V   | -2         | 0.05 | 2              | μΑ   |
| )                                     |                            | $V_{COM} = 3.6 \text{ V to } 0,$                                             |                                | Full |       | -15        |      | 15             |      |
|                                       |                            | $V_{COM} = 1 V$ ,                                                            |                                | 25°C |       | -5         | 0.3  | 5              |      |
| I <sub>COM(OFF)</sub>                 | COM<br>OFF leakage current | $V_{NO} = 3 \text{ V},$ or $V_{COM} = 3 \text{ V},$ $V_{NO} = 1 \text{ V},$  | Switch OFF, see Figure 14      | Full | 2.7 V | -50        |      | 50             | nA   |
| I <sub>COM(PWRO</sub>                 |                            | $V_{COM} = 3.6 \text{ V to } 0,$                                             |                                | 25°C | 0.14  | -2         | 0.05 | 2              | μА   |
| FF)                                   |                            | $V_{NO} = 0$ to 3.6 V,                                                       |                                | Full | 0 V   | -15        |      | 15             |      |
|                                       |                            | $V_{NO} = 1 V$                                                               |                                | 25°C |       | -2         | 0.3  | 2              |      |
| I <sub>NO(ON)</sub>                   | NO<br>ON leakage current   | $V_{COM}$ = Open,<br>or $V_{NO}$ = 3 V, $V_{COM}$ = Open,                    | Switch ON,<br>see Figure 15    | Full | 2.7 V | -20        |      | 20             | nA   |
|                                       |                            | $V_{COM} = 1 V$ ,                                                            |                                | 25°C |       | -2         | 0.3  | 2              | nA   |
| I <sub>COM(ON)</sub>                  | COM<br>ON leakage current  | $V_{NO}$ = Open,<br>or $V_{COM}$ = 3 V,<br>$V_{NO}$ = Open,                  | Switch ON,<br>see Figure 15    | Full | 2.7 V | -20        |      | 20             |      |
| Digital Con                           | trol Inputs (IN1, IN2)     |                                                                              |                                |      |       |            |      |                |      |
| V <sub>IH</sub>                       | Input logic high           |                                                                              |                                | Full |       | 1.8        |      | 5.5            | V    |
| $V_{IL}$                              | Input logic low            |                                                                              |                                | Full |       | 0          |      | 0.6            | V    |

<sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.



# **Electrical Characteristics for 2.5-V Supply (continued)**

 $V_{+} = 2.3 \text{ V}$  to 2.7 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$  (unless otherwise noted)<sup>(1)</sup>

| ı                                 | PARAMETER                 | TEST CO                                                  | ONDITIONS                                | TA   | V.                | MIN  | TYP   | MAX  | UNIT |
|-----------------------------------|---------------------------|----------------------------------------------------------|------------------------------------------|------|-------------------|------|-------|------|------|
| 1 1                               | Input leakage             | V = 5.5 V or 0                                           |                                          | 25°C | 2.7 V             | -2   | 0.3   | 2    | nA   |
| I <sub>IH</sub> , I <sub>IL</sub> | current                   | $V_1 = 5.5 \text{ V or } 0$                              |                                          | Full | 2.7 V             | -20  |       | 20   | ΠA   |
| Dynamic                           |                           |                                                          |                                          |      |                   |      |       |      |      |
|                                   |                           | $V_{COM} = V_+,$                                         | $C_L = 35 \text{ pF},$                   | 25°C | 2.5 V             | 2    | 6     | 10   |      |
| t <sub>ON</sub>                   | Turnon time               | $R_L = 50 \Omega$ ,                                      | see Figure 17                            | Full | 2.3 V to<br>2.7 V | 1    |       | 12   | ns   |
|                                   |                           | \/ \/                                                    | C 25 5 5                                 | 25°C | 2.5 V             | 4.5  | 8     | 10.5 |      |
| t <sub>OFF</sub>                  | Turnoff time              | $V_{COM} = V_+,$ $R_L = 50 \Omega,$                      | C <sub>L</sub> = 35 pF,<br>see Figure 17 | Full | 2.3 V to 2.7 V    | 3    |       | 15   | ns   |
| Q <sub>C</sub>                    | Charge injection          | $V_{GEN} = 0,$<br>$R_{GEN} = 0,$                         | C <sub>L</sub> = 1 nF,<br>see Figure 21  | 25°C | 2.5 V             |      | 4     |      | рС   |
| C <sub>NO(OFF)</sub>              | NO<br>OFF capacitance     | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF,  | See Figure 16                            | 25°C | 2.5 V             |      | 19.5  |      | pF   |
| C <sub>COM(OFF)</sub>             | COM<br>OFF capacitance    | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch OFF, | See Figure 16                            | 25°C | 2.5 V             |      | 18.5  |      | pF   |
| C <sub>NO(ON)</sub>               | NO<br>ON capacitance      | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch ON,   | See Figure 16                            | 25°C | 2.5 V             |      | 36.5  |      | pF   |
| C <sub>COM(ON)</sub>              | COM<br>ON capacitance     | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON,  | See Figure 16                            | 25°C | 2.5 V             |      | 36.5  |      | pF   |
| Cı                                | Digital input capacitance | $V_I = V_+ \text{ or GND},$                              | See Figure 16                            | 25°C | 2.5 V             |      | 2     |      | pF   |
| BW                                | Bandwidth                 | $R_L = 50 \Omega$ , Switch ON,                           | See Figure 18                            | 25°C | 2.5 V             |      | 150   |      | MHz  |
| O <sub>ISO</sub>                  | OFF isolation             | $R_L = 50 \Omega$ , $f = 1 MHz$ ,                        | Switch OFF,<br>see Figure 19             | 25°C | 2.5 V             |      | -62   |      | dB   |
| THD                               | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$                    | f = 20 Hz to 20 kHz,<br>see Figure 21    | 25°C | 2.5 V             |      | 0.02% |      |      |
| Supply                            |                           |                                                          |                                          |      |                   |      |       | '    |      |
| ı                                 | Positive supply           | V V or CND                                               | V an OND Outlet ON OFF                   |      | 2.7 V             |      | 0.001 | 0.02 | ^    |
| I <sub>+</sub>                    | current                   | $V_I = V_+ \text{ or GND},$                              | Switch ON or OFF                         | Full | 2./ V             | 0.25 |       |      | μА   |

Submit Documentation Feedback

Copyright © 2005–2018, Texas Instruments Incorporated



# 6.8 Electrical Characteristics for 1.8-V Supply<sup>(1)</sup>

 $V_{+} = 1.65 \text{ V}$  to 1.95 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85°C (unless otherwise noted))

| PA                                    | RAMETER                      | TEST CO                                                                      | NDITIONS                                 | T <sub>A</sub> | V <sub>+</sub>               | MIN        | TYP  | MAX            | UNIT |
|---------------------------------------|------------------------------|------------------------------------------------------------------------------|------------------------------------------|----------------|------------------------------|------------|------|----------------|------|
| Analog Swit                           | ch                           |                                                                              |                                          |                |                              |            |      |                |      |
| V <sub>COM</sub> ,<br>V <sub>NO</sub> | Analog signal range          |                                                                              |                                          |                |                              | 0          |      | V <sub>+</sub> | V    |
| r <sub>peak</sub>                     | Peak ON resistance           | $0 \le V_{NO} \le V_{+},$<br>$I_{COM} = -100 \text{ mA},$                    | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 1.65 V                       |            | 4.2  | 25<br>30       | Ω    |
| r <sub>on</sub>                       | ON-state resistance          | $V_{NO} = 2 V,$ $I_{COM} = -100 \text{ mA},$                                 | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 1.65 V                       |            | 1.6  | 3.9<br>4.0     | Ω    |
|                                       | ON-state                     | $0 \le V_{NO} \le V_{+},$ $I_{COM} = -100 \text{ mA},$                       |                                          | 25°C           |                              |            | 2.8  | 4.0            |      |
| r <sub>on(flat)</sub>                 | resistance<br>flatness       | $V_{NO} = 2 \text{ V}, 0.8 \text{ V},$ $I_{COM} = -100 \text{ mA},$          | Switch ON,<br>see Figure 13              | 25°C<br>Full   | 1.65 V                       |            | 4.1  | 22<br>27       | Ω    |
|                                       |                              | V <sub>NO</sub> = 1 V,                                                       |                                          | 25°C           |                              | <b>-</b> 5 |      | 5              |      |
| I <sub>NO(OFF)</sub>                  | NO<br>OFF leakage<br>current | $V_{COM} = 3 \text{ V},$ or $V_{NO} = 3 \text{ V},$ $V_{COM} = 1 \text{ V},$ | Switch OFF,<br>see Figure 14             | Full           | 1.95 V                       | -50        |      | 50             | nA   |
| I <sub>NO(PWROFF)</sub>               | Guitoin                      | $V_{NO} = 0 \text{ to } 3.6 \text{ V},$<br>$V_{COM} = 3.6 \text{ V to } 0,$  |                                          | 25°C<br>Full   | 0 V                          | -2<br>-10  |      | 10             | μΑ   |
|                                       |                              | V <sub>COM</sub> = 1 V,                                                      |                                          | 25°C           |                              | <b>-</b> 5 |      | 5              |      |
| I <sub>COM(OFF)</sub>                 | COM<br>OFF leakage           | $V_{NO} = 3 V$ ,<br>or<br>$V_{COM} = 3 V$ ,<br>$V_{NO} = 1 V$ ,              | Switch OFF, see Figure 14                | Full           | 1.95 V                       | -50        |      | 50             | nA   |
| I <sub>COM(PWROFF</sub> )             | Current                      | $V_{COM} = 0 \text{ to } 3.6 \text{ V},$<br>$V_{NO} = 3.6 \text{ V to } 0,$  |                                          | 25°C<br>Full   | 0 V                          | -2<br>-10  |      | 2<br>10        | μΑ   |
| ·                                     |                              | V <sub>NO</sub> = 1 V,                                                       |                                          | 25°C           |                              | -2         |      | 2              |      |
| I <sub>NO(ON)</sub>                   | NO<br>ON leakage<br>current  | $V_{COM} = Open,$ or $V_{NO} = 3 V,$ $V_{COM} = Open,$                       | Switch ON,<br>see Figure 15              | Full           | 1.95 V                       | -20        |      | 20             | nA   |
|                                       |                              | V <sub>COM</sub> = 1 V,                                                      |                                          | 25°C           |                              | -2         |      | 2              |      |
| I <sub>COM(ON)</sub>                  | COM<br>ON leakage<br>current | $V_{NO} = Open,$ or $V_{COM} = 3 V,$ $V_{NO} = Open,$                        | Switch ON,<br>see Figure 15              | Full           | 1.95 V                       | -20        |      | 20             | nA   |
| Digital Cont                          | rol Inputs (IN1, IN2)        | )                                                                            |                                          |                |                              |            |      |                |      |
| V <sub>IH</sub>                       | Input logic high             |                                                                              |                                          | Full           |                              | 1.5        |      | 5.5            | V    |
| $V_{IL}$                              | Input logic low              |                                                                              |                                          | Full           |                              | 0          |      | 0.6            | V    |
| I <sub>IH</sub> , I <sub>IL</sub>     | Input leakage                | V <sub>I</sub> = 5.5 V or 0                                                  |                                          | 25°C           | 1.95 V                       | -2         | 0.3  | 2              | nA   |
|                                       | current                      | 1, 5,5                                                                       |                                          | Full           |                              | -20        |      | 20             |      |
| Dynamic                               |                              |                                                                              |                                          |                | 1                            |            |      |                |      |
|                                       | Turnon tires                 | $V_{COM} = V_+,$                                                             | $C_L = 35 \text{ pF},$                   | 25°C           | 1.8 V                        | 3          | 9    | 18             |      |
| t <sub>ON</sub>                       | Turnon time                  | $R_L = 50 \Omega$ ,                                                          | see Figure 17                            | Full           | 1.65 V to<br>1.95 V          | 1          |      | 20             | ns   |
| t <sub>OFF</sub>                      | Turnoff time                 | $V_{COM} = V_+,$ $R_L = 50 \Omega,$                                          | C <sub>L</sub> = 35 pF,<br>see Figure 17 | 25°C<br>Full   | 1.8 V<br>1.65 V to<br>1.95 V | 5<br>4     | 10   | 15.5<br>18.5   | ns   |
| Q <sub>C</sub>                        | Charge injection             | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0,                               | C <sub>L</sub> = 1 nF,<br>see Figure 21  | 25°C           | 1.95 V                       |            | 2    |                | рС   |
| C <sub>NO(OFF)</sub>                  | NO<br>OFF capacitance        | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                      | See Figure 16                            | 25°C           | 1.8 V                        |            | 19.5 |                | pF   |
| C <sub>COM(OFF)</sub>                 | COM<br>OFF capacitance       | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                     | See Figure 16                            | 25°C           | 1.8 V                        |            | 18.5 |                | pF   |
|                                       |                              |                                                                              |                                          |                |                              |            |      |                |      |

<sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

Submit Documentation Feedback



# Electrical Characteristics for 1.8-V Supply<sup>(1)</sup> (continued)

 $V_{+} = 1.65 \text{ V}$  to 1.95 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85°C (unless otherwise noted))

| P.A                  | RAMETER                   | TEST CO                                                 | NDITIONS                                | T <sub>A</sub> | V <sub>+</sub> | MIN TYP    | MAX  | UNIT |
|----------------------|---------------------------|---------------------------------------------------------|-----------------------------------------|----------------|----------------|------------|------|------|
| C <sub>NO(ON)</sub>  | NO<br>ON capacitance      | V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch ON,  | See Figure 16                           | 25°C           | 1.8 V          | 36.5       |      | pF   |
| C <sub>COM(ON)</sub> | COM<br>ON capacitance     | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 16                           | 25°C           | 1.8 V          | 36.5       |      | pF   |
| C <sub>I</sub>       | Digital input capacitance | $V_I = V_+ \text{ or GND},$                             | See Figure 16                           | 25°C           | 1.8 V          | 2          |      | pF   |
| BW                   | Bandwidth                 | $R_L = 50 \Omega$ ,<br>Switch ON,                       | See Figure 18                           | 25°C           | 1.8 V          | 150        |      | MHz  |
| O <sub>ISO</sub>     | OFF isolation             | $R_L = 50 \Omega$ , $f = 1 MHz$ ,                       | Switch OFF,<br>see Figure 19            | 25°C           | 1.8 V          | -62        |      | dB   |
| THD                  | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 \text{ pF},$           | f = 20 Hz to 20<br>kHz<br>see Figure 21 | 25°C           | 1.8 V          | 0.055<br>% |      |      |
| Supply               |                           |                                                         |                                         |                | •              |            |      |      |
|                      | Positive supply           | $V_1 = V_+ \text{ or GND},$                             | Switch ON or                            | 25°C           | 1.95 V         | 0.001      | 0.01 | ^    |
| 1+                   | current                   | $v_1 = v_+$ or GND,                                     | OFF                                     | Full           | 1.93 V         |            | 0.15 | μΑ   |



### 6.9 Typical Characteristics



Copyright © 2005–2018, Texas Instruments Incorporated

Submit Documentation Feedback

# **STRUMENTS**

### **Typical Characteristics (continued)**



Product Folder Links: TS5A3166

 $(V_+ = 5 V)$ 



### 7 Parameter Measurement Information



Figure 13. ON-State Resistance (ron)



Figure 14. OFF-State Leakage Current ( $I_{COM(OFF)}$ ,  $I_{NO(OFF)}$ ,  $I_{COM(PWROFF)}$ ,  $I_{NO(PWR(FF))}$ )



Figure 15. ON-State Leakage Current ( $I_{COM(ON)}$ ,  $I_{NO(ON)}$ )



### **Parameter Measurement Information (continued)**



Figure 16. Capacitance (C<sub>I</sub>,  $C_{COM(OFF)}$ ,  $C_{COM(ON)}$ ,  $C_{NO(OFF)}$ ,  $C_{NO(ON)}$ )



- (1) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f < 5 \text{ ns}$ ,  $t_f < 5 \text{ ns}$ .
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 17. Turnon  $(t_{ON})$  and Turnoff Time  $(t_{OFF})$ 



Figure 18. Bandwidth (BW)

Copyright © 2005–2018, Texas Instruments Incorporated Product Folder Links: *TS5A3166* 



### **Parameter Measurement Information (continued)**



Figure 19. OFF Isolation (O<sub>ISO</sub>)



- (1) C<sub>L</sub> includes probe and jig capacitance.
- (2) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f < 5 \text{ ns}$ ,  $t_f < 5 \text{ ns}$ .

Figure 20. Charge Injection (Q<sub>C</sub>)



(1) C<sub>L</sub> includes probe and jig capacitance.

Figure 21. Total Harmonic Distortion (THD)



### 8 Detailed Description

#### 8.1 Overview

The TS5A3166 is a single-pole single-throw (SPST) analog switch that is designed to operate from 1.65 V to 5.5 V. The device offers a low ON-state resistance. The device has excellent total harmonic distortion (THD) performance and consumes very low power. These features make this device suitable for portable audio applications.

#### 8.2 Functional Block Diagram



### 8.3 Feature Description

The low ON-state resistance, ON-state resistance matching, and charge injection in the TS5A3166 make this switch an excellent choice for analog signals that require minimal distortion. In addition, the low THD allows audio signals to be preserved more clearly as they pass through the device.

The 1.65-V to 5.5-V operation allows compatibility with more logic levels, and the bidirectional I/Os can pass analog signals from 0 V to  $V_{+}$  with low distortion.

#### 8.4 Device Functional Modes

**Table 1. Function Table** 

| IN | NO TO COM,<br>COM TO NO |
|----|-------------------------|
| L  | OFF                     |
| Н  | ON                      |

Product Folder Links: TS5A3166

Copyright © 2005-2018, Texas Instruments Incorporated



### 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

SPST analog switch is a basic component that could be used in any electrical system design. Figure 22 and Figure 23 are some basic applications that utilize the TS5A3166.



Figure 22. Improved Lock Time Circuit Simplified Block Diagram



Figure 23. PLL Improved Power Consumption Simplified Block Diagram



### 9.2 Typical Application



Figure 24. Gain-Control Circuit for Operational Amplifier

### 9.2.1 Design Requirements

By choosing values of R1 and R2, such that  $Rx >> r_{on(x)}$ ,  $r_{on}$  of TS5A3166 can be ignored. The gain of operational amplifier can be calculated as follow:

$$Vo / VI = 1 + R|| / R3$$
 (1)

$$R|| = (R1 + r_{on(1)}) || (R2 + r_{on(2)})$$
(2)

#### 9.2.2 Detailed Design Procedure

Place a switch in series with the input of the operational amplifier. Since the operational amplifier input impedance is very large, a switch on  $r_{on(1)}$  is irrelevant.

### 9.2.3 Application Curves





### **Typical Application (continued)**



### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu F$  bypass capacitor is recommended. If there are multiple pins labeled  $V_{CC}$ , then a 0.01- $\mu F$  or 0.022- $\mu F$  capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1- $\mu F$  bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu F$  and 1- $\mu F$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.



### 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 28 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

### 11.2 Layout Example



Figure 28. Trace Example



# 12 Device and Documentation Support

# 12.1 Device Support

### 12.1.1 Device Nomenclature

**Table 2. Parameter Description** 

| SYMBOL                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>COM</sub>                  | Voltage at COM                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>NO</sub>                   | Voltage at NO                                                                                                                                                                                                                                                                                                                                                                                 |
| r <sub>on</sub>                   | Resistance between COM and NO ports when the channel is ON                                                                                                                                                                                                                                                                                                                                    |
| r <sub>peak</sub>                 | Peak ON-state resistance over a specified voltage range                                                                                                                                                                                                                                                                                                                                       |
| r <sub>on(flat)</sub>             | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions                                                                                                                                                                                                                                                                                   |
| I <sub>NO(OFF)</sub>              | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state under worst-case input and output conditions                                                                                                                                                                                                                                             |
| I <sub>NO(PWROFF)</sub>           | Leakage current measured at the NO port during the power-down condition, V <sub>+</sub> = 0                                                                                                                                                                                                                                                                                                   |
| I <sub>COM(OFF)</sub>             | Leakage current measured at the COM port, with the corresponding channel (COM to NO) in the OFF state under worst-case input and output conditions                                                                                                                                                                                                                                            |
| I <sub>COM(PWROFF)</sub>          | Leakage current measured at the COM port during the power-down condition, $V_{+} = 0$                                                                                                                                                                                                                                                                                                         |
| I <sub>NO(ON)</sub>               | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) open                                                                                                                                                                                                                                                                 |
| I <sub>COM(ON)</sub>              | Leakage current measured at the COM port, with the corresponding channel (COM to NO) in the ON state and the output (NO) open                                                                                                                                                                                                                                                                 |
| V <sub>IH</sub>                   | Minimum input voltage for logic high for the control input (IN)                                                                                                                                                                                                                                                                                                                               |
| V <sub>IL</sub>                   | Maximum input voltage for logic low for the control input (IN)                                                                                                                                                                                                                                                                                                                                |
| VI                                | Voltage at the control input (IN)                                                                                                                                                                                                                                                                                                                                                             |
| I <sub>IH</sub> , I <sub>IL</sub> | Leakage current measured at the control input (IN)                                                                                                                                                                                                                                                                                                                                            |
| t <sub>ON</sub>                   | Turnon time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM or NO) signal when the switch is turning ON.                                                                                                                                                       |
| t <sub>OFF</sub>                  | Turnoff time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM or NO) signal when the switch is turning OFF.                                                                                                                                                     |
| Q <sub>C</sub>                    | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NO or COM) output. This is measured in coulomb (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_{COM}$ , $C_L$ is the load capacitance, and $\Delta V_{COM}$ is the change in analog output voltage. |
| C <sub>NO(OFF)</sub>              | Capacitance at the NO port when the corresponding channel (NO to COM) is OFF                                                                                                                                                                                                                                                                                                                  |
| C <sub>COM(OFF)</sub>             | Capacitance at the COM port when the corresponding channel (COM to NO) is OFF                                                                                                                                                                                                                                                                                                                 |
| C <sub>NO(ON)</sub>               | Capacitance at the NO port when the corresponding channel (NO to COM) is ON                                                                                                                                                                                                                                                                                                                   |
| C <sub>COM(ON)</sub>              | Capacitance at the COM port when the corresponding channel (COM to NO) is ON                                                                                                                                                                                                                                                                                                                  |
| C <sub>I</sub>                    | Capacitance of control input (IN)                                                                                                                                                                                                                                                                                                                                                             |
| O <sub>ISO</sub>                  | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NO to COM) in the OFF state.                                                                                                                                                                                                      |
| BW                                | Bandwidth of the switch. This is the frequency in which the gain of an ON channel is -3 dB below the DC gain.                                                                                                                                                                                                                                                                                 |
| THD                               | Total harmonic distortion describes the signal distortion caused by the analog switch. This is defined as the ratio of root mean square (RMS) value of the second, third, and higher harmonic to the absolute magnitude of the fundamental harmonic.                                                                                                                                          |
| I <sub>+</sub>                    | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND                                                                                                                                                                                                                                                                                                                |



### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/ MSL rating/ Ball material Peak reflow |                    | Op temp (°C) | Part marking    |
|-----------------------|--------|---------------|------------------|-----------------------|------|----------------------------------------------------|--------------------|--------------|-----------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                                                | (5)                |              | (6)             |
| TS5A3166DBVR          | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU   SN                                        | Level-1-260C-UNLIM | -40 to 85    | (JASF, JASR)    |
| TS5A3166DBVR.B        | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85    | (JASF, JASR)    |
| TS5A3166DCKR          | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85    | (JF5, JFF, JFR) |
| TS5A3166DCKR.B        | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85    | (JF5, JFF, JFR) |
| TS5A3166YZPR          | Active | Production    | DSBGA (YZP)   5  | 3000   LARGE T&R      | Yes  | SNAGCU                                             | Level-1-260C-UNLIM | -40 to 85    | JFN             |
| TS5A3166YZPR.B        | Active | Production    | DSBGA (YZP)   5  | 3000   LARGE T&R      | Yes  | SNAGCU                                             | Level-1-260C-UNLIM | -40 to 85    | JFN             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### PACKAGE OPTION ADDENDUM

www.ti.com 10-Nov-2025

#### OTHER QUALIFIED VERSIONS OF TS5A3166:

Automotive: TS5A3166-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS5A3166DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS5A3166DCKR | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TS5A3166YZPR | DSBGA           | YZP                | 5 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 30-May-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS5A3166DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TS5A3166DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TS5A3166YZPR | DSBGA        | YZP             | 5    | 3000 | 220.0       | 220.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025