# TPSI31P1-Q1 Automotive Active Pre-charge Controller With 17V Isolated Gate Driver and Bias Supply #### 1 Features - Replaces large, high power pre-charge resistors using a switched converter architecture - Improved thermal performance compared to passive pre-charge solutions - Hysteretic current control for linear charging of downstream capacitance - Drives external power transistors such as Si, SiC MOSFET, or IGBT - Integrated isolated secondary supply for gate bias - 17V gate drive, 1.5A and 2.5A peak source and sink current - AEC Q-100 qualified for automotive applications: - Temperature grade 1: –40°C to +125°C, T<sub>A</sub> - **Functional Safety-Capable** - Documentation available to aid functional safety system design - Safety-related certifications - Planned: 7070V<sub>PK</sub> reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17) - Planned: 5kV<sub>RMS</sub> isolation for 1 minute per UL 1577 ### 2 Applications Battery management system **TPSI31P1-Q1 Simplified Application** ### 3 Description The TPSI31P1-Q1 is designed to be used in automotive pre-charge systems as an alternative to traditional passive pre-charge architectures that typically include costly electromechanical relays (EMR), along with bulky, high power resistors. The TPSI31P1-Q1, combined with external power switches, power inductor and diode, forms an active pre-charge solution. The inductor current is continuously monitored and controlled in a hysteretic mode of operation by the TPSI31P1-Q1 to linearly charge the large capacitance of the downstream system. The TPSI31P1-Q1 is an isolated switch driver that generates its own secondary bias supply from power received on its primary side, therefore no isolated secondary supply is required. With a gate drive voltage of 17V with 1.5A and 2.5A peak source and sink current, a large availability of power switches can be used including SiC FET and IGBT. The TPSI31P1-Q1 integrates a communication backchannel that transfers status information from the secondary side to the primary side via open-drain output, PGOOD (Power Good) and indicates when the secondary power is valid. The TPSI31P1-Q1 reinforced isolation is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found in optocouplers. Replacing the EMR and power resistor with a solid state solution can lead to reduced cost and form factor, while providing higher reliability. **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | |-----------------|------------------------|-----------------| | TPSI31P1-Q1 (3) | DVX (SSOP, 16) | 5.85mm ×10.3mm | - For all available packages, see the orderable addendum at (1) the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. - Product preview. ## **Table of Contents** | 1 Features | 1 6.2 Functional Block Diagram | . 12 | |---------------------------------------|------------------------------------|------| | 2 Applications | | | | 3 Description | 1 6.4 Device Functional Modes | .16 | | 4 Pin Configuration and Functions | 3 7 Application and Implementation | . 17 | | 5 Specifications | 4 7.1 Application Information | . 17 | | 5.1 Absolute Maximum Ratings | | | | 5.2 ESD Ratings | | | | 5.3 Recommended Operating Conditions | | | | 5.4 Thermal Information | | | | 5.5 Power Ratings | 5 8.1 Documentation Support | . 24 | | 5.6 Insulation Specifications | | | | 5.7 Safety-Related Certifications | | . 24 | | 5.8 Safety Limiting Values | | | | 5.9 Electrical Characteristics | | .24 | | 5.10 Switching Characteristics | | | | 5.11 Insulation Characteristic Curves | | . 24 | | 6 Detailed Description1 | | | | 6.1 Overview1 | | . 24 | | | | | ## **4 Pin Configuration and Functions** Figure 4-1. TPSI31P1-Q1 DVX Package, 16-Pin SSOP (Top View) | | PIN | I/O | TYPE(1) | DESCRIPTION | | |-----------|-------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | 1/0 | I TPE('' | DESCRIPTION | | | 1 | EN | I | _ | Active high pre-charge enable. Internal 500kΩ pull-down to VSSP. | | | 2 | CE | I | _ | Active high chip enable. When asserted low, device is disabled. Tie to VDDP or EN when not used. Internal $500k\Omega$ pull-down to VSSP. | | | 4 | VDDP | _ | Р | Power supply for the primary side. | | | 5 | PGOOD | 0 | _ | Power good indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used. | | | 11, 12 | IS+ | I | _ | Resistor shunt positive. When voltage across shunt resistor exceeds internal reference voltage (1.23V), VDRV is asserted low and remains low until voltage across shunt resistor falls below internal reference (160mV). Internal 2.8M $\Omega$ pull-down to VSSS. Connect both IS+ pins together in the application. | | | 13 | VDDM | _ | Р | Generated mid-supply, nominal 5V. | | | 15 | VDDH | _ | Р | Generated high supply, nominal 17V. | | | 16 | VDRV | 0 | _ | Active high driver output. | | | 6,7 | NC | NC | _ | No connect. Connect both NC pins to VSSP. | | | 3, 8 | VSSP | _ | GND | Ground supply for the primary side. All VSSP pins must be connected to the primary side ground. | | | 9, 10, 14 | VSSS | _ | GND | Ground supply for the secondary side. All VSSS pins must be connected to the secondary side ground. | | <sup>(1)</sup> P = power, GND = ground, NC = no connect ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | PARAMETER <sup>(1)</sup> | MIN | MAX | UNIT | |--------------------------------------------|--------------------------------------|------|-----|------| | Primary side supply <sup>(2)</sup> | VDDP, EN, CE, PGOOD | -0.3 | 6 | V | | Secondary side supply <sup>(3)</sup> | IS+ | -3 | 6 | V | | | VDRV | -0.3 | 20 | V | | Secondary | VDDH | -0.3 | 20 | V | | side supply <sup>(3)</sup> | VDDM | -0.3 | 6 | V | | | VDDH-VDDM | -0.3 | 14 | V | | Junction<br>temperature,<br>T <sub>J</sub> | Junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage tempe | rature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------|-------|------| | | | Human body model (HBM), per AEC Q100<br>HBM ESD classification level 2 | )-002 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge Charged device model (CDM), per AEC Q100-011 CDM ESD classification level C4B Corner pins (1, 8, 9, and 1 Other pins | Corner pins (1, 8, 9, and 16) | ±750 | V | | | | | Other pins | ±500 | | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------|------------------------------------------------------------|-------|---------|------| | VDDP | Primary side supply voltage <sup>(1)</sup> | 4.5 | 5.5 | V | | EN | Enable pre-charge (1) | 0 | 5.5 | V | | CE | Chip enable <sup>(1)</sup> | 0 | 5.5 | V | | PGOOD | Power good indicator <sup>(4) (1)</sup> | 0 | 5.5 | V | | C <sub>VDDP</sub> | Decoupling capacitance on VDDP and VSSP <sup>(3)</sup> | 1 | 20 | μF | | C <sub>DIV1</sub> (2) | Decoupling capacitance across VDDH and VDDM <sup>(3)</sup> | 0.003 | 15 | μF | | C <sub>DIV2</sub> (2) | Decoupling capacitance across VDDM and VSSS <sup>(3)</sup> | 0.1 | 40 | μF | | Q <sub>TOTAL</sub> | Total charge to be driven by VDRV. | | 2500 | nC | | T <sub>A</sub> | Ambient operating temperature | -40 | 125 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 150 | °C | All voltage values are with respect to VSSP. Submit Document Feedback <sup>(2)</sup> All voltage values are with respect to VSSP. <sup>(3)</sup> All voltage values are with respect to VSSS. <sup>(2)</sup> C<sub>DIV1</sub> and C<sub>DIV2</sub> should be of same type and tolerance. C<sub>DIV2</sub> capacitance value should be at least three times the capacitance value of C<sub>DIV1</sub> i.e. C<sub>DIV2</sub> ≥ 3 × C<sub>DIV1</sub>. <sup>(3)</sup> All capacitance values are absolute. Derating should be applied where necessary. (4) Open-drain fail-safe output. When being used, an external pull-up resistor greater than 20kΩ to VDDP is recommended. When not being used, float pin or connect to VSSP. ### **5.4 Thermal Information** | | | DEVICE | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DVX (SSOP) | UNIT | | | | 16 PINS | | | R <sub>OJA</sub> | Junction-to-ambient thermal resistance | 82.5 | °C/W | | R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance | 39.3 | °C/W | | R <sub>OJB</sub> | Junction-to-board thermal resistance | 42.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 14.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 41.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.5 Power Ratings | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------| | I Po I Maximum power dissipation VIJIP | $T_A = 25$ °C, $V_{VDDP} = 5.0$ V, $f_{EN} = 1$ kHz square wave, $C_{VDRV} = 1$ nF | | | 250 | mW | ### 5.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |--------|--------------------------------------|-------------------------------------------------------------------|-------|------| | CREEPA | AGE AND TRACKING | | | | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | ≥ 8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | ≥ 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 120 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material group | According to IEC 60664-1 | I | | | | Overveltage estageny per IEC 60664.1 | Rated mains voltage ≤ 600V <sub>RMS</sub> | I-IV | | | | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 1000V <sub>RMS</sub> | 1-111 | | ### 5.6 Insulation Specifications (continued) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | DIN EN I | EC 60747-17 (VDE 0884-17) | , | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1697 | $V_{PK}$ | | 17 | Manipular in classical values and the second | AC voltage (sine wave) | 1200 | V <sub>RMS</sub> | | $V_{IOWM}$ | Maximum isolation working voltage | DC voltage | 1697 | V <sub>DC</sub> | | | | V <sub>TEST</sub> = V <sub>IOTM</sub> ; t = 60s (qualification test) | 7070 | $V_{PK}$ | | $V_{IOTM}$ | Maximum transient isolation voltage | $V_{TEST} = 1.2 \times V_{IOTM}$ ; t = 1s (100% production test) | 8484 | $V_{PK}$ | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(2)</sup> | Tested in air;<br>1.2/50µs waveform per IEC 62638-1 | 9230 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Tested in oil (qualification test);<br>1.2/50µs waveform per IEC 62638-1 | 12000 | V <sub>PK</sub> | | | Apparent charge <sup>(4)</sup> | Method a: After input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60s; \\ V_{pd(m)} = 1.2 \times V_{IORM} = 2036V_{PK}, t_m = 10s.$ | ≤ 5 | pC | | $q_{pd}$ | | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.6 \times V_{IORM} = 2715V_{PK}$ , $t_m = 10s$ . | ≤ 5 | | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1s$ ; $V_{pd(m)} = 1.875 \times V_{IORM} = 3139V_{PK}$ , $t_m = 1s$ . | ≤ 5 | | | $C_{\text{IO}}$ | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1MHz | 3 | pF | | | | $V_{IO}$ = 500V, $T_A$ = 25°C | > 10 <sup>12</sup> | | | $R_{IO}$ | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500V, 100^{\circ}C \le T_{A} \le 125^{\circ}C$ | > 10 <sup>11</sup> | Ω | | | | $V_{IO}$ = 500V at $T_S$ =150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $\begin{aligned} &V_{TEST} = V_{ISO} = 5000 V_{RMS}, t = 60s \text{ (qualification)}, \\ &V_{TEST} = 1.2 \times V_{ISO} = 6000 V_{RMS}, t = 1s \text{ (100\% production)} \end{aligned}$ | 5000 | V <sub>RMS</sub> | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications. - (2) Testing is carried out in air to determine the intrinsic surge immunity of the package. - (3) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. ### 5.7 Safety-Related Certifications | VDE | UL | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | Plan to certify according to DIN EN IEC 60747-17 (VDE 0884-17) | Plan to certify under UL 1577 Component Recognition Program | | Reinforced insulation; Maximum transient isolation voltage, 7070 $V_{PK}$ ; Maximum repetitive peak isolation voltage, 1697 $V_{PK}$ ; Maximum surge isolation voltage, 12000 $V_{PK}$ | Single protection, 5000V <sub>RMS</sub> | | Certificate planned | Certificate planned | Submit Document Feedback ### 5.8 Safety Limiting Values | PARAMETER <sup>(1)</sup> (2) | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|------| | I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 82.5°C/W, V <sub>VDDP</sub> = 5.5V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 275 | mA | | Ps | Safety input, output, or total power | $R_{\theta JA} = 82.5^{\circ}C/W, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 1.52 | W | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | - (1) Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures. - (2) The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. #### 5.9 Electrical Characteristics over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 1μF, $C_{DIV1}$ = 47nF, $C_{DIV2}$ = 220nF, $C_{VDRV}$ = 1nF. 50k $\Omega$ pull-up from PGOOD to VDDP. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | COMMON | | | | | | | | CMTI | Common-mode transient immunity, static. | V <sub>CM</sub> = 1000V,<br>V <sub>EN</sub> = 0V or V <sub>EN</sub> = 5V. | 100 | | | V/ns | | TSD | Temperature shutdown | V <sub>VDDP</sub> = 5V | | 173 | | °C | | TSDH | Temperature shutdown hysteresis | V <sub>VDDP</sub> = 5V | | 32 | | °C | | SUPPLY | | | | | | | | I <sub>VDDP_STBY</sub> | VDDP current in standby | V <sub>VDDP</sub> = 5V,<br>EN = 0V,<br>CE = 0V.<br>Measure average current. | | 25 | 45 | μA | | I <sub>VDDP</sub> VDDP average current in steady state | | $V_{VDDP}$ = 5V, EN = CE = 5V. $V_{VDDH}$ in steady state, measure $I_{VDDP}$ . | | 37 | | mA | | $V_{VDDH}$ | VDDH output voltage | V <sub>VDDP</sub> = 5V, EN = CE = 5V. | 16 | 17 | 18 | V | | V <sub>VDDM</sub> Average VDDM voltage when not sourcing current. | | $V_{VDDP}$ = 5V, EN = CE = 5V. | 4.8 | 5.0 | 5.2 | V | | P <sub>OUT_VDDH</sub> | Maximum power transfer to VDDH. | V <sub>VDDP</sub> = 5V, EN = 0V, CE = 5V. | 55 | 72.8 | | mW | | SUPERVISORY | · | | | | | | | V <sub>VDDP_UV_R</sub> | VDDP undervoltage threshold rising | VDDP rising. | 3.9 | 4.1 | 4.35 | V | | V <sub>VDDP_UV_F</sub> | VDDP undervoltage threshold falling | VDDP falling | 3.8 | 3.9 | 4.25 | V | | V <sub>VDDP_UV_HYS</sub> | VDDP undervoltage threshold hysteresis | | | 170 | | mV | | V <sub>VDDH_UV_R</sub> | VDDH undervoltage threshold rising | VDDH rising. | 11.9 | 13 | 14.2 | V | | V <sub>VDDH_UV_F</sub> | VDDH undervoltage threshold falling. | VDDH falling. | 9.6 | 10.4 | 11.5 | V | | V <sub>VDDH_UV_HY</sub> s | VDDH undervoltage threshold hysteresis. | | | 2.5 | | V | | $V_{VDDM\_UV\_R}$ | VDDM undervoltage threshold rising | VDDM rising. | 3.4 | 3.7 | 3.9 | V | ### **5.9 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 1 $\mu$ F, $C_{DIV1}$ = 47nF, $C_{DIV2}$ = 220nF, $C_{VDRV}$ = 1nF. 50k $\Omega$ pull-up from PGOOD to VDDP. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|-----|------| | $V_{VDDM\_UV\_F}$ | VDDM undervoltage threshold falling. | VDDM falling. | 3.1 | 3.4 | 3.7 | V | | V <sub>VDDM_UV_HYS</sub> | VDDM undervoltage threshold hysteresis. | | | 0.3 | | V | | DRIVER | | | | | | | | $V_{VDRV\_H}$ | VDRV output voltage driven high | V <sub>VDDP</sub> = 5V, EN = 5V.<br>V <sub>VDDH</sub> in steady state. | 16 | 17 | 18 | V | | $V_{VDRV\_L}$ | VDRV output voltage driven low | V <sub>VDDP</sub> = 5V, EN = 0V,<br>V <sub>VDDH</sub> in steady state,<br>VDRV sinking 10mA. | | | 0.1 | V | | | VDRV peak output current during rise | $V_{VDDP}$ = 5V,<br>EN = 0V $\rightarrow$ 5V,<br>$V_{VDDH}$ in steady state,<br>measure peak current. | | 1.5 | | Α | | IVDRV_PEAK | VDRV peak output current during fall | $V_{VDDP}$ = 5V,<br>EN = 5V $\rightarrow$ 0V,<br>$V_{VDDH}$ in steady state,<br>measure peak current. | | 2.5 | | Α | | V <sub>ACT_CLAMP</sub> | Active clamp voltage when engaged. | V <sub>VDDP</sub> = 0V.<br>Sink I <sub>VDRV</sub> = 300mA.<br>Measure VDRV. | | 1.9 | 2.5 | V | | DIGITAL INPUT/OU | трит | | | , | | | | V <sub>IT_+(EN)</sub> | Input threshold voltage rising on EN. | V <sub>VDDP</sub> = 5V | 2.3 | 2.5 | 2.7 | ٧ | | V <sub>IT(EN)</sub> | Input threshold voltage falling on EN. | V <sub>VDDP</sub> = 5V | 1.7 | 1.9 | 2.0 | V | | V <sub>IT_HYS(EN)</sub> | Input threshold voltage hysteresis on EN. | V <sub>VDDP</sub> = 5V | | 0.5 | | V | | V <sub>IT_+(CE)</sub> | Input threshold voltage rising on CE. | V <sub>VDDP</sub> = 5V | 2.3 | 2.5 | 2.7 | V | | V <sub>IT(CE)</sub> | Input threshold voltage falling on CE. | V <sub>VDDP</sub> = 5V | 1.7 | 1.9 | 2.0 | V | | V <sub>IT_HYS(CE)</sub> | Input threshold voltage hysteresis on CE. | V <sub>VDDP</sub> = 5V | | 0.5 | | V | | V <sub>OL</sub> | Low level output voltage.<br>PGOOD | V <sub>VDDP</sub> = 4.5V to 5.5V,<br>I <sub>OL</sub> = 2mA.<br>Output enabled. | | | 0.4 | V | | I <sub>OL</sub> | Low level output current.<br>PGOOD | $V_{VDDP}$ = 4.5V to 5.5V,<br>$V_{OL}$ = 0.4V.<br>Output enabled. | -2 | | | mA | | I <sub>LKG</sub> | Leakage current.<br>PGOOD | V <sub>VDDP</sub> = 4.5V to 5.5V,<br>Output disabled. | | | 2 | μΑ | | R <sub>EN_PULLDOWN</sub> | Internal resistor pull-down on EN. | V <sub>VDDP</sub> = 5V | 390 | 500 | 640 | kΩ | | R <sub>CE_PULLDOWN</sub> | Internal resistor pull-down on CE. | V <sub>VDDP</sub> = 5V | 390 | 500 | 640 | kΩ | | REFERENCE | | | | | | | | V <sub>REF+</sub> | Peak current reference voltage. | T <sub>A</sub> = 25°C | | 1.23 | | V | | $V_{REF-}$ | Valley current reference voltage. | T <sub>A</sub> = 25°C | | 0.16 | | V | | V <sub>REF_TOL</sub> | Internal reference voltage tolerance | ). | -1.5 | | 1.5 | % | | | | | | | | | ### **5.9 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 1 $\mu$ F, $C_{DIV1}$ = 47nF, $C_{DIV2}$ = 220nF, $C_{VDRV}$ = 1nF. 50k $\Omega$ pull-up from PGOOD to VDDP. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|------------------------------|-----------------|-----|-----|-----|------| | COMPARATORS | | | | | | | | R <sub>CMP_PULLDOWN</sub> | Internal resistor pull-down. | | 1.3 | 2.8 | 3.8 | МΩ | <sup>(1)</sup> Pull-down resistance for each IS+ pin. Device has two IS+ pins and shorted together in the application. ### 5.10 Switching Characteristics over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 1μF, $C_{DIV1}$ = 47nF, $C_{DIV2}$ = 220nF, $C_{VDRV}$ = 1nF. 50k $\Omega$ pull-up from PGOOD to VDDP. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER and DRIVE | ER | | | | | | | t <sub>LO_CE</sub> | Low time of CE. | V <sub>VDDH</sub> , V <sub>VDDM</sub> = steady state. | 5 | | | μs | | t <sub>LO_EN</sub> | Low time of EN. | V <sub>VDDH</sub> , V <sub>VDDM</sub> = steady state. | 5 | | | μs | | t <sub>HI_EN</sub> | High time of EN. | V <sub>VDDH</sub> , V <sub>VDDM</sub> = steady state. | 5 | | | μs | | t <sub>PER_EN</sub> | Period of EN. | V <sub>VDDH</sub> , V <sub>VDDM</sub> = steady state. | 10 | | | μs | | t <sub>LH_VDDH</sub> | Propagation delay time from VDDP rising to VDDH at 50% level. | EN = 0V, $V_{VDDP} = 0V \rightarrow 5V \text{ at } 1V/\mu s, \\ V_{VDDH} = 7.5V.$ | | 145 | | μs | | t <sub>LH_VDRV</sub> | Propagation delay time from EN rising to VDRV at 90% level | $V_{VDDP}$ = 5V,<br>$V_{VDDH}$ , $V_{VDDM}$ = steady state,<br>EN = 0V $\rightarrow$ 5V,<br>$V_{VDRV}$ = 13.5V. | | 3 | 4.5 | μs | | t <sub>HL_VDRV</sub> | Propagation delay time from EN falling to VDRV at 10% level | $V_{VDDP}$ = 5V,<br>$V_{VDDH}$ , $V_{VDDM}$ = steady state,<br>$EN$ = 5V $\rightarrow$ 0V,<br>$V_{VDRV}$ = 1.5V. | | 2.5 | 3.0 | μs | | t <sub>HL_VDRV_PD</sub> | Propagation delay time from VDDP falling to VDRV at 10% level. Timeout mechanism due to loss of power on primary supply. | EN = 5V,<br>$V_{VDDP}$ = 5V $\rightarrow$ 0V at -1V/ $\mu$ s,<br>$V_{VDRV}$ = 1.5V. | | 140 | 210 | μs | | t <sub>LH_VDRV_CE</sub> | Propagation delay time from CE rising to VDRV at 10% level | $V_{VDDP}$ = 5V,<br>VDDH and VDDM fully discharged.<br>EN = CE = 0V $\rightarrow$ 5V,<br>$V_{VDRV}$ = 1.5V. | | 185 | | μs | | t <sub>HL_VDRV_</sub> CE | Propagation delay time from CE falling to VDRV at 10% level | $V_{VDDP}$ = 5V,<br>$V_{VDDH}$ , $V_{VDDM}$ = steady state,<br>EN = 5V,<br>CE= 5V $\rightarrow$ 0V,<br>$V_{VDRV}$ = 1.5V. | | 3 | 4 | μs | | t <sub>R_VDRV</sub> | VDRV rise time from EN rising to VDRV from 15% to 85% level | $V_{VDDP}$ = 5V,<br>$V_{VDDH}$ , $V_{VDDM}$ = steady state,<br>$EN$ = 0V $\rightarrow$ 5V,<br>$V_{VDRV}$ = 2.25V to 12.75V. | | 10 | | ns | | t <sub>F_VDRV</sub> | VDRV fall time from EN falling to<br>VDRV from 85% to 15% level | $V_{VDDP} = xV$ ,<br>$V_{VDDH}$ , $V_{VDDM} =$ steady state,<br>$EN = xV \rightarrow 0V$ ,<br>$V_{VDRV} = 12.75V$ to 2.25V. | | 10 | | ns | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ### **5.10 Switching Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 1 $\mu$ F, $C_{DIV1}$ = 47nF, $C_{DIV2}$ = 220nF, $C_{VDRV}$ = 1nF. 50k $\Omega$ pull-up from PGOOD to VDDP. | P/ | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | tpd_cmp_vdrv | | $\begin{split} \text{EN} &= \text{CE} = \text{VDDP} \\ \text{V}_{\text{UD}} &= 100\text{mV} \\ \text{V}_{\text{OD}} &= 30\text{mV} \\ \text{Measure V}_{\text{IS+}} \text{ crossing V}_{\text{REF+}}, \text{V}_{\text{REF-}} \\ \text{to 50% V}_{\text{VDRV}}. \end{split}$ | 290 | 350 | 460 | ns | Submit Document Feedback ### **5.11 Insulation Characteristic Curves** Figure 5-2. Thermal Derating Curve for Limiting Power per VDE and IEC ### **6 Detailed Description** #### 6.1 Overview The TPSI31P1-Q1 is designed to be used in automotive pre-charge systems as an alternative to traditional passive pre-charge architectures that typically include costly electromechanical relays (EMR), along with bulky, high power resistors. The TPSI31P1-Q1, combined with external power switches, power inductor and diode, forms an active pre-charge solution. The inductor current is continuously monitored and controlled in a hysteretic mode of operation by the TPSI31P1-Q1 to linearly charge the large capacitance of the downstream system. The TPSI31P1-Q1 is an isolated switch driver that generates its own secondary bias supply from power received on its primary side, therefore no isolated secondary supply is required. With a gate drive voltage of 17V with 1.5A and 2.5A peak source and sink current, a large availability of power switches can be used including SiC FET and IGBT. The TPSI31P1-Q1 integrates a communication back-channel that transfers status information from the secondary side to the primary side via open-drain output, PGOOD (Power Good) and indicates when the secondary power is valid. The Functional Block Diagram shows the primary side includes a transmitter that drives an alternating current into the primary winding of an integrated transformer which transfers power from the primary side to the secondary side. The transmitter operates at high frequency (80MHz, nominal) to optimally drive the transformer to its peak efficiency. In addition, the transmitter utilizes spread spectrum techniques to greatly improve EMI performance allowing many applications to achieve CISPR 25 - Class 5. During transmission, data information is transferred to the secondary side alongside with the power. On the secondary side, the voltage induced on the secondary winding of the transformer, is rectified and multiplied, and is regulated to the voltage level of VDDH. Lastly, the demodulator decodes the received data information and drives VDRV high or low, respective of the logic state of the EN pin. During each transfer of power from the primary side to the secondary side, back-channel state information is automatically sampled, encoded, and sent from the secondary side back to the primary side where it is decoded. ### 6.2 Functional Block Diagram ### 6.3 Feature Description ### 6.3.1 Transmission of the Enable State The TPSI31P1-Q1 uses a modulation scheme to transmit the pre-charge enable (EN) state information across the isolation barrier. The transmitter modulates the EN signal with an internally generated, high frequency carrier, and differentially drives the primary winding of the isolation transformer. The receiver on the secondary side demodulates the received signal high or low, enabling or disabling the pre-charge function, respectively. Submit Document Feedback #### 6.3.2 Power Transmission The TPSI31P1-Q1 does not utilize a secondary side isolated bias supply for its power. The secondary side power is obtained by the transferring of the primary side input power from VDDP across the isolation transformer. The modulation scheme uses spread spectrum techniques to improve EMI performance assisting applications in meeting the CISPR 25 Class 5 standards. #### 6.3.3 Gate Driver The TPSI31P1-Q1 has an integrated gate driver that provides a nominal 17V with 1.5 and 2.5A peak source and sink current sufficient for driving many power transistors. When driving external power transistors, TI recommends bypass capacitors ( $C_{DIV2} \ge 3 * C_{DIV1}$ ) from VDDH to VDDM and VDDM to VSSS with an equivalent series capacitance of minimum of 30 times the equivalent gate capacitance. This minimizes the voltage droop on the supplies due to charging the external gate capacitance of the external power transistors. #### 6.3.4 Chip Enable (CE) The TPSI31P1-Q1 has an active high chip enable, CE. When CE is asserted high and VDDP is present, the device enters its active mode of operation and power transfer occurs from the primary side to the secondary side. When CE is asserted low while VDDP is present, the device enters standby and no power transfer occurs from primary side to the secondary side and VDRV will be asserted low. Over time, VDDH and VDDM fully discharges depending on the amount of loading present on these rails. #### 6.3.5 Comparators The TPSI31P1-Q1 includes two identical isolated comparators. A simplified block diagram is shown in Figure 6-1. The positive input of each comparator monitors the voltage on the IS+ pins referenced to VSSS. One comparator has an integrated reference, VREF+, at the comparator negative input terminal. The second comparator has an integrated reference, VREF-, at the comparator negative input terminal. Both references have an overall accuracy of ±1.5% over voltage and temperature. The reference voltages are not available externally. Figure 6-1. Comparator Block Diagram The outputs of the comparators, R\_CMP and S\_CMP, interface to logic that controls the state of VDRV based on the output state of each comparator as shown in VDRV Control Logic Figure 6-2. VDRV Control Logic #### 6.3.6 VDDP, VDDH, and VDDM Under-voltage Lockout (UVLO) The TPSI31P1-Q1 implements an internal UVLO protection feature for both input (VDDP) and output power supplies (VDDM and VDDH). The device remains disabled until VDDP exceeds its rising UVLO threshold. When the VDDP supply voltage falls below its falling threshold voltage, the device attempts to send data information to quickly assert VDRV low, regardless of the state of EN. This depends on the rate of VDDP loss. If VDDP collapses too fast to send the information, a timeout mechanism ensures VDRV is asserted low within $t_{HL\ VDRV\ PD}$ . A VDDP ULVO event causes PGOOD to assert low. The VDDH and VDDM UVLO circuits monitor the voltage on VDDH and VDDM, respectively. VDRV is only asserted high if both the VDDH and VDDM UVLO rising thresholds are surpassed. If either VDDH or VDDM fall below their respective UVLO falling thresholds, VDRV is immediately asserted low. The UVLO protection blocks feature hysteresis, which helps to improve the noise immunity of the power supply. During turn on and turn off, the driver sources and sinks a peak transient current, which can result in voltage drop of the VDDH and VDDM power supplies. The UVLO protection circuits ignores the associated noise during these normal switching transients. #### 6.3.7 Keep-off Circuitry The TPSI31P1-Q1 contains keep-off circuitry on the output driver. The purpose of the keep-off circuitry is to clamp the gate voltage below an acceptable level to prevent the external power switch from turning on when no power is present on the secondary rails. The keep-off circuitry can be used to replace or greatly reduce the requirements of an external bleed-off resistor on the external power switch. Figure 6-3 shows a simplified schematic of the keep-off circuitry. Transistors MP1 and MN1 form the driver that provides the gate current to drive the external power switch (M1). When no power is available on the secondary, the 1MΩ resistor, is connected from the drain to gate of MN1, forming an NMOS diode configuration. Any external coupling into the VDRV signal, via the M1 parasitic gate-to-drain and gate-to-source capacitances, can cause the VDRV signal to rise. The diode configuration of MN1 sinks this current to keep VDRV from rising too high, clamping VDRV to $V_{ACT\_CLAMP}$ . This is sufficient to keep most power switches off. If desired, an additional resistance can also be placed (on the order of 250kΩ or higher) across the gate-to-source of M1. Note that any resistance applied requires power from the secondary supply in normal operation and must be accounted for in the overall power budget. In addition to the MN1 diode clamp, the body diode of MP1 can also help absorb any coupling into VDRV. The equivalent capacitance, $C_{eq}$ , which is the series combination of $C_{DIV1}$ and $C_{DIV2}$ is typically on the order of 100's of nanofarads for most applications. If power transfer has ceased for some time, this capacitance is fully discharged to VSSS and clamps VDRV a diode above VSSS via the body diode of MP1 connected to VDDH. Any external coupling into the VDRV signal, via the M1 parasitic gate-to-drain and gate-to-source capacitances, is absorbed by $C_{eq}$ , minimizing the voltage rise on VDRV. Figure 6-3. Keep-off Circuitry #### 6.3.8 Thermal Shutdown The TPSI31P1-Q1 has an integrated temperature sensor. The sensor monitors its local temperature. When the sensor reaches its threshold, it automatically disables power transfer from the primary side to the secondary side, and sends data information to disable the driver, VDRV. The power transfer and driver are disabled until the local temperature reduces enough to re-engage. #### **6.4 Device Functional Modes** Table 6-1 summarizes the functional modes for the TPSI31P1-Q1. Table 6-1. TPSI31P1-Q1 Functional Modes (1) | CE | VDDP | VDDH, VDDM | EN | VDRV | PGOOD | COMMENTS | |----|--------------------------------|--------------------------------|----|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | × | Powered<br>Down <sup>(3)</sup> | Powered<br>Down <sup>(5)</sup> | х | L | L | Powered Down:<br>VDRV output disabled, keep off circuitry<br>applied. | | L | Powered Up <sup>(2)</sup> | Powered<br>Down <sup>(5)</sup> | × | L | L | Disabled Operation: When CE is asserted low, power transfer to the secondary ceases. VDDH and VDDM rails discharge pending loading. VDRV output disabled, keep off circuitry applied. | | Н | Powered Up <sup>(2)</sup> | Powered Up <sup>(4)</sup> | L | L | Н | VDRV asserted low. PGOOD indicates secondary supply status. Power transfer occurs to the VDDH and VDDM rails. | | Н | Powered Up <sup>(2)</sup> | Powered Up <sup>(4)</sup> | н | L or H | н | Pre-charge Operation: VDRV output state controlled by comparator outputs, R_CMP and S_CMP. PGOOD indicates secondary supply status. | - (1) X: do-not-care. - (2) $V_{VDDP} \ge VDDP\_UVLO$ threshold. - $V_{VDDP}$ < VDDP\_UVLO threshold. (3) - V<sub>VDDH</sub> ≥ VDDH\_UVLO threshold and V<sub>VDDM</sub> ≥ VDDM\_UVLO threshold. V<sub>VDDH</sub> <VDDH\_UVLO threshold or V<sub>VDDM</sub> < VDDM\_UVLO threshold. Submit Document Feedback ### 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Application Information The TPSI31P1-Q1 is designed to be used in automotive pre-charge systems as an alternative to traditional passive pre-charge architectures that typically include costly electromechanical relays (EMR), along with the bulky, large, high power resistors. The TPSI31P1-Q1, combined with external power switches, power inductor and diode, forms an active pre-charge solution. The inductor current is monitored and controlled in a hysteretic mode of operation by the TPSI31P1-Q1 to linearly charge the large capacitance of the downstream system. The TPSI31P1-Q1 is an isolated switch driver that generates its own secondary bias supply from power received on its primary side, therefore no isolated secondary supply is required. With a gate drive voltage of 17V with 1.5A and 2.5A peak source and sink current, a large availability of power switches can be used including SiC and IGBTs. ### 7.2 Typical Application The simplified circuit diagram shown in Figure 7-1 is a typical active pre-charge application using the TPSI31P1-Q1. The TPSI31P1-Q1 interfaces to a microcontroller residing on the primary side of the TPSI31P1-Q1. The external power inductor, L1, along with power diode, D1, and power FET, M1, form a buck converter topology. M2 is an optional power FET and allows for reverse blocking. M2 is statically enabled during pre-charge. The shunt resistor, R<sub>SHIINT</sub>, is used to monitor the current in L1 by forming a voltage across IS+ relatively to VSSS. With power applied to VDDP and CE high, the pre-charge cycle is initiated by asserting EN high. If IS+ is below VREF-, VDRV is asserted high by the TPSI31P1-Q1 to enable M1, which begins to store energy in L1. Once the current in L1 reaches its set peak level, which occurs when IS+ reaches VREF+, VDRV is asserted low to disable M1. At this point, stored energy in L1 is released into the capacitance, $C_{LINK}$ . As the inductor current decreases, the voltage on IS+ falls to VREF-, and M1 is enabled again. This process continues throughout the entire pre-charge cycle. The TPSI31P1-Q1 keeps VDRV asserted high upon pre-charge completion while EN state is high. Figure 7-1. Typical Active Pre-Charge Application #### 7.2.1 Design Requirements Table 7-1 lists the design requirements for an active pre-charge system. Table 7-1. TPSI31P1-Q1 Design Requirements | DESIGN PARAMETERS | | | | | | | |-----------------------|-------|--|--|--|--|--| | Link capacitance | 2mF | | | | | | | Pre-charge time | 350ms | | | | | | | Battery voltage | 800V | | | | | | | Peak inductor current | < 10A | | | | | | ### 7.2.2 Detailed Design Procedure The battery voltage ( $V_{BAT}$ ), link capacitance ( $C_{DC\_LINK}$ ), along with the target pre-charge time determines the average charging current ( $I_{AVG}$ ) required. This may be computed as follows: $$I_{AVG} \ge \frac{c_{DC_{LINK}} \times v_{BAT}}{t_{CHARGE}} = \frac{2mF \times 800V}{350ms} = 4.57A \tag{1}$$ The average current is defined as: $$I_{AVG} = \frac{I_{PEAK} + I_{MIN}}{2} \tag{2}$$ The peak current, I<sub>PEAK</sub>, represents the maximum current through the inductor, and is defined by: $$I_{PEAK} = \frac{V_{REF} +}{R_{SENSE}} \tag{3}$$ Similarly, the minimum current, I<sub>MIN</sub>, represents the minimum current through the inductor, and is defined by: $$I_{MIN} = \frac{V_{REF} - }{R_{SENSE}} \tag{4}$$ Therefore, to find the shunt resistor, R<sub>SENSE</sub>, required to properly set the inductor current, the following equation can be used: $$R_{SENSE} \le \frac{V_{REF} + V_{REF} -}{2I_{AVG}} = \frac{1.23V + 0.16V}{2 \times 4.57A} \le 152m\Omega$$ (5) For this design, $R_{SENSE}$ was selected as 140m $\Omega$ . The peak inductor current is computed as: $$I_{PEAK} = \frac{1.23V}{140m\Omega} = 8.79A \tag{6}$$ The minimum inductor current is computed as: $$I_{MIN} = \frac{0.16V}{140m\Omega} = 1.14A \tag{7}$$ The average inductor current is computed as: $$I_{AVG} = \frac{I_{PEAK} + I_{MIN}}{2} = \frac{8.79A + 1.14A}{2} = 4.965A \tag{8}$$ During pre-charge, due to the hysteretic control, the switching frequency of the FET changes over time as the voltage on the link capacitance increases from fully discharged to fully pre-charged. The maximum switching frequency, $f_{SW\_MAX\_FET}$ , occurs when the voltage on the link capacitance reaches its midpoint value, $V_{BAT}/2$ . This occurs at half the total pre-charge time. The minimum power transfer of the TPSI31P1-Q1 is limited to 55mW. Since the FET is switching during pre-charge, the total gate charge of the FET must be fully charged and discharged each switching cycle. This minimum power transfer constrains the maximum frequency the TPSI31P1-Q1 can switch the FET. The FET selected has a total gate charge, $Q_{TOTAL}$ , of 14nC. Assuming $V_{GS}$ = 15V to ensure full enhancement of the FET, the maximum switching frequency is: $$f_{SW\ MAX\ FET} = \frac{P}{VGS \times QTOTAL} = \frac{55mW}{15V \times 14nC} = 261.9kHz \tag{9}$$ Based on the maximum switching frequency, the minimum inductance, L<sub>MIN</sub>, can be computed: $$L_{MIN} \ge \frac{800V}{4 \times 261.9kHz \times (8.79A - 1.14A)} \ge 100\mu H \tag{10}$$ For this design, an inductor value of 100µH was selected. It is important that an inductor be chosen that can support the average and peak currents required. Higher inductor and higher ripple current values reduce the switching frequency and power requirements. ### 7.2.2.1 C<sub>DIV1</sub>, C<sub>DIV2</sub> Capacitance The $C_{DIV1}$ and $C_{DIV2}$ capacitors required depends on the amount of drop that can be tolerated on the VDDH rail during switching of the external load. The charge stored on the $C_{DIV1}$ and $C_{DIV2}$ capacitors is used to provide the current to the load during switching. During switching, charge sharing occurs and the voltage on VDDH drops. At a minimum, TI recommends that the total capacitance formed by the series combination of $C_{DIV1}$ and $C_{DIV2}$ be sized to be at least 30 times the total gate capacitance to be switched. This sizing results in an approximate 0.5V drop of the VDDH supply rail that is used to supply power to the VDRV signal. Equation 11 and Equation 12 can be to used to calculate the amount of capacitance required for a specified voltage drop. $C_{\text{DIV1}}$ and $C_{\text{DIV2}}$ must be of the same type and tolerance. $$C_{DIV1} = \left(\frac{n+1}{n}\right) \times \frac{Q_{LOAD}}{\Delta V}, \ n \ge 3.0 \tag{11}$$ $$C_{DIV2} = n \times C_{DIV1}, \ n \ge 3.0 \tag{12}$$ #### where - n is a real number greater than or equal to 3.0. - C<sub>DIV1</sub> is the external capacitor from VDDH to VDDM. - C<sub>DIV2</sub> is the external capacitor from VDDM to VSSS. - Q<sub>LOAD</sub> is the total charge of the load from VDRV to VSSS. - ΔV is the voltage drop on VDDH when switching the load. #### Note $C_{\text{DIV1}}$ and $C_{\text{DIV2}}$ represent absolute capacitor and components selected must be adjusted for tolerances and any derating necessary to achieve the required capacitance. Larger values of $\Delta V$ can be used in the application, but excessive droop can cause the VDDH under-voltage lockout falling threshold ( $V_{VDDH\_UVLO\_F}$ ) to be reached and cause VDRV to be asserted low. Note that as the series combination of $C_{DIV1}$ and $C_{DIV2}$ capacitance increases relative to $Q_{LOAD}$ , the VDDH supply voltage drop decreases, but the initial charging of the VDDH supply voltage during power up increases. For this design, a total gate charge for switching FET is 14nC. For a $\Delta V = 0.5V$ , $$C_{DIV1} = \left(\frac{3+1}{3}\right) \times \frac{14nC}{0.5V} = 28nF$$ (13) $$C_{DIV2} = 3 \times 80nF = 84nF \tag{14}$$ To reduce $\Delta V$ further, capacitances for this design were selected as: $$C_{DIV1} = 330nF \tag{15}$$ $$C_{DIV2} = 1\mu F \tag{16}$$ #### 7.2.3 Application Curves Figure 7-2. Typical Active Pre-charge Waveforms #### 7.2.4 Insulation Lifetime Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 7-3 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value. Figure 7-4 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is $1200V_{RMS}$ with a lifetime of 101 years. Figure 7-3. Test Setup for Insulation Lifetime Measurement Figure 7-4. Insulation Lifetime Projection Data ### 7.3 Power Supply Recommendations To help ensure a reliable supply voltage, TI recommends that the C<sub>VDDP</sub> capacitance from VDDP to VSSP consists of a 0.1µF bypass capacitor for high frequency decoupling in parallel with a 1µF for low frequency decoupling. Low-ESR and low-ESL capacitors must be connected close to the device between the VDDP and VSSP pins. #### 7.4 Layout ### 7.4.1 Layout Guidelines Designers must pay close attention to PCB layout to achieve optimum performance for the TPSI31P1-Q1. Some key guidelines are: - Component placement: - Place the driver as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces. - Connect low-ESR and low-ESL capacitors close to the device between the VDDH and VDDM pins and the VDDM and VSSS pins to bypass noise and to support high peak currents when turning on the external power transistor. - Connect low-ESR and low-ESL capacitors close to the device between the VDDP and VSSP pins. - Minimize parasitic capacitance on the RESP pin. - Grounding considerations: - Limit the high peak currents that charge and discharge the transistor gates to a minimal physical area. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. Place the gate driver as close as possible to the transistors. - Connect the driver VSSS to the Kelvin connection of MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, connect the VSSS pin as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop. - EMI considerations: The TPSI31P1-Q1 employs spread spectrum modulation (SSM), and in some systems, no additional system design considerations are required to meet the EMI performance needs. However, the system designer may choose to take additional measures to minimize EMI depending on the system requirements and safety preferences of the system designer. The measures listed below reduce emissions by providing a capacitive return path from the secondary side to the primary side or by increasing the common mode loop impedance with an inductive component on the primary side. - Inductive components: A pair of ferrite beads or a common mode choke with a high frequency impedance can be placed in series with VDDP supply and VSSP ground. - Capacitive components: Most system designs already employ discrete Y capacitors or contain an amount of parasitic Y capacitance between the high voltage and low voltage domains. If this Y capacitance is located on the same board as the TPSI31P1-Q1, they act as a capacitive return path. - High-voltage considerations: - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. TI recommends a PCB cutout or groove to prevent contamination that can compromise the isolation performance. - Thermal considerations: - Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance ( $\theta_{IB}$ ). - If the system has multiple layers, TI also recommends connecting the VDDH and VSSS pins to internal ground or power planes through multiple vias of adequate size. These vias must be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping. Product Folder Links: TPSI31P1-Q1 ### 7.4.2 Layout Example Figure 7-5. TPSI31P1-Q1 Example Layout ### 8 Device and Documentation Support ### **8.1 Documentation Support** #### 8.1.1 Related Documentation For related documentation see the following: Texas Instruments, Isolation Glossary ### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision \* (October 2024) to Revision A (June 2025) Page Changed the document status From: Advance Information To: Production Data ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|-------------------------|------------------| | PTPSI31P1QDVXRQ1 | Active | Preproduction | SO-MOD (DVX) 16 | 1000 LARGE T&R | | (4)<br>Call TI | (5)<br>Call TI | -40 to 125 | | | FIFSISTFTQDVARQT | Active | Preproduction | 30-MOD (DVX) 16 | 1000 LARGE TAR | - | Call 11 | Call 11 | -40 to 123 | | | PTPSI31P1QDVXRQ1.A | Active | Preproduction | SO-MOD (DVX) 16 | 1000 LARGE T&R | - | Call TI | Call TI | See<br>PTPSI31P1QDVXRQ1 | | | PTPSl31P1QDVXRQ1.B | Active | Preproduction | SO-MOD (DVX) 16 | 1000 LARGE T&R | - | Call TI | Call TI | See<br>PTPSI31P1QDVXRQ1 | | | TPSI31P1QDVXRQ1 | Active | Production | SO-MOD (DVX) 16 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TI31P1Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPSI31P1QDVXRQ1 | SO-MOD | DVX | 16 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | # PACKAGE MATERIALS INFORMATION www.ti.com 20-Jun-2025 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | TPSI31P1QDVXRQ1 | SO-MOD | DVX | 16 | 1000 | 350.0 | 350.0 | 43.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated