

# TPS7B4253-Q1 Automotive, 300mA, 40V, Voltage-Tracking LDO With 4mV Tracking **Tolerance**

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to +125°C, T<sub>△</sub>
  - Device HBM ESD classification level 3A
  - Device CDM ESD classification level C6
- Wide input-voltage range: -40V to 45V (maximum)
- Output voltage adjusts down to:
  - 1.5V to 40V (HTSSOP)
  - 2V to 40V (HSOIC PowerPAD<sup>™</sup>)
- Output Current Capability: 300mA
- Very-low output tracking tolerance, ±4mV
- Low-dropout voltage: 320 mV for  $I_{OUT} = 200 \text{mA}$
- Separate pins for enable and tracking inputs (HTSSOP only)
- Low quiescent current (I<sub>O</sub>):
  - < 4µA when EN = low
  - 60µA (typical) at light loads
- Extremely wide ESR range:
  - Stable With 10µF to 500µF ceramic output capacitor, ESR  $1m\Omega$  to  $20\Omega$
- Reverse polarity protection
- Current-limit and thermal-shutdown protection
- Output short-circuit proof to ground and supply
- Inductive clamp at OUT pin
- Available in the following packages:
  - 8-pin HSOIC PowerPAD
  - 20-pin HTSSOP
- For a newer drop-in alternative in the HSOIC package, see the TPS7B4260-Q1 device.

# 2 Applications

- Powertrain pressure sensors
- Powertrain temperature sensors
- Powertrain exhaust sensors
- Powertrain fluid concentration sensors
- Body control modules (BCM)
- Zone control module
- **HVAC** control module

## 3 Description

For automotive off-board sensors and low-current off-board modules, the power supply is through a long cable from the main board. In such cases, protection is required in the power devices for the off-board loads to prevent the onboard components from damage during a short to GND or short to battery caused by a broken cable. Off-board sensors require a power supply as consistent as that for

onboard components to secure high accuracy of data acquisition.

The TPS7B4253-Q1 is designed for automotive applications with a 45V load dump. The device can be used either as a tracking low-dropout (LDO) regulator or as a voltage tracker to build a closed power loop for off-board sensors with an onboard main supply. The output of the device is accurately regulated by a reference voltage at the ADJ pin.

To provide an accurate power supply to off-board modules, the device offers a 4mV ultra-low tracking tolerance between the ADJ and FB pins across temperature. The back-to-back PMOS topology eliminates the need for an external diode in a reverse-polarity condition. The TPS7B4253-Q1 also includes thermal shutdown, inductive clamp, overload, and short-to-battery protection to prevent damage to onboard components during extreme conditions.

#### **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |
|--------------|------------------------|-----------------------------|--|
| TPS7B4253-Q1 | DDA (HSOIC, 8)         | 4.9mm × 6mm                 |  |
|              | PWP (HTSSOP, 20)       | 6.5mm × 6.4mm               |  |

- For more information, see the Mechanical, Packaging, and Orderable Information.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Application Schematic



# **Table of Contents**

| 1 Features                           | 1              | 7.1 Application Information                      | 16    |
|--------------------------------------|----------------|--------------------------------------------------|-------|
| 2 Applications                       | 1              | 7.2 Typical Applications                         |       |
| 3 Description                        |                | 7.3 Power Supply Recommendations                 | 19    |
| 4 Pin Configuration and Functions    | 3              | 7.4 Layout                                       | 19    |
| 5 Specifications                     | 4              | 8 Device and Documentation Support               | 22    |
| 5.1 Absolute Maximum Ratings         |                | 8.1 Device Support                               | 22    |
| 5.2 ESD Ratings                      |                | 8.2 Documentation Support                        |       |
| 5.3 Recommended Operating Conditions | 4              | 8.3 Receiving Notification of Documentation Upda | tes22 |
| 5.4 Thermal Information              | <mark>5</mark> | 8.4 Support Resources                            | 22    |
| 5.5 Electrical Characteristics       | <mark>5</mark> | 8.5 Trademarks                                   | 22    |
| 5.6 Typical Characteristics          | 6              | 8.6 Electrostatic Discharge Caution              | 22    |
| 6 Detailed Description               |                | 8.7 Glossary                                     | 22    |
| 6.1 Overview                         |                | 9 Revision History                               |       |
| 6.2 Functional Block Diagram         | 10             | 10 Mechanical, Packaging, and Orderable          |       |
| 6.3 Feature Description              | 10             | Information                                      | 23    |
| 6.4 Device Functional Modes          |                | 10.1 Mechanical Data                             | 24    |
| 7 Application and Implementation     | 16             |                                                  |       |



# **4 Pin Configuration and Functions**



NC — No internal connection

Figure 4-1. DDA PowerPAD Package,8-Pin HSOIC With External Thermal Pad (Top View)



NC — No internal connection

Figure 4-2. PWP Package, 20-Pin HTSSOP With Exposed Thermal Pad (Top View)

**Table 4-1. Pin Functions** 

|             | PIN               |                 |                     |                                                                                                                                                                                                                                                                                               |  |
|-------------|-------------------|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | HSOIC<br>PowerPAD | нтѕѕор          | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                   |  |
| ADJ         | 5                 | 11              | I                   | Connect the reference to this pin. A low signal disables the device and a high signal enables the device. The reference voltage can be connected directly or by a voltage divider for lower output voltages. To compensate for line influences, connect a capacitor close to the device pins. |  |
| EN          | _                 | 19              | ı                   | This pin is the enable pin. The device goes to the STANDBY state when the e pin goes lower than the threshold value.                                                                                                                                                                          |  |
| FB          | 4                 | 10              | I                   | This pin is the feedback pin, which can connect to the external resistor divider to select the output voltage.                                                                                                                                                                                |  |
| GND         | 3                 | 6 G             | Ground reference    |                                                                                                                                                                                                                                                                                               |  |
| GND         | 6                 | 15              | G                   | Ground reference                                                                                                                                                                                                                                                                              |  |
| IN          | 8                 | 20              | I                   | This pin is the device supply. To compensate for line influences, connect a capacitor close to the device pins.                                                                                                                                                                               |  |
|             | 2                 | 2-5, 7-9        |                     |                                                                                                                                                                                                                                                                                               |  |
| NC          | 7                 | 12-14,<br>16-18 | NC                  | Not connected                                                                                                                                                                                                                                                                                 |  |
| OUT         | 1                 | 1               | 0                   | Block to GND with a capacitor close to the device pins that meets the capacitance and ESR requirements listed in the Section 7.2.1.2.2 section.                                                                                                                                               |  |
| Exposed the | ermal pad         |                 | _                   | Connect the thermal pad to the GND pin or leave the pad floating.                                                                                                                                                                                                                             |  |

<sup>(1)</sup> I = input, O = output, G = ground, NC = no connect



# 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                 |                                             | MIN  | MAX | UNIT |
|-------------------------------------------------|---------------------------------------------|------|-----|------|
| Unregulated input voltage                       | IN <sup>(2)</sup> (3)                       | -40  | 45  | V    |
| Enable input voltage                            | Enable input voltage <sup>(2) (3)</sup>     | -40  | 45  | V    |
| Regulated output voltage                        | Regulated output voltage <sup>(2)</sup> (4) | -1   | 45  | V    |
| Voltage difference between the input and output | IN – OUT                                    | -40  | 45  | V    |
| Reference voltage                               | ADJ <sup>(2) (3)</sup>                      | -0.3 | 45  | V    |
| Feedback input voltage for the tracker          | FB <sup>(2) (3)</sup>                       | -1   | 45  | V    |
| Reference voltage minus the input voltage       | ADJ – IN <sup>(5)</sup>                     |      | 18  | V    |
| Operating junction temperature, T <sub>J</sub>  |                                             | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>           |                                             | -65  | 150 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values are with respect to the GND pin.
- (3) Absolute maximum voltage.
- (4) An internal diode is connected between the OUT and GND pins with 600mA DC current capability for inductive clamp protection.
- (5) When the (ADJ IN) voltage is higher than 18V, the (ADJ OUT) voltage must maintain lower than 18V, otherwise the device can be damaged.

## 5.2 ESD Ratings

|                    |                         |                                       |                             | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------|-----------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC       | NC pins                     | ±2000 | kV   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Q100-002 <sup>(1)</sup>               | All pins except for NC pins | ±4000 | kV   |
|                    |                         | Charged device model (CDM), per AEC Q | ±1000                       | kV    |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                    |                                                     |                                          | MIN   | MAX | UNIT |
|--------------------|-----------------------------------------------------|------------------------------------------|-------|-----|------|
| V <sub>IN</sub>    | Unregulated input voltage <sup>(2)</sup>            | Unregulated input voltage <sup>(2)</sup> |       | 40  | V    |
| V <sub>EN</sub>    | Enable input voltage                                |                                          | 0     | 40  | V    |
| V <sub>ADJ</sub>   | Adjust and enable input voltage                     | HTSSOP package                           | 1.5   | 18  | \/   |
|                    |                                                     | SO PowerPAD package                      | 2     | 18  | V    |
| 1/                 | Feedback input voltage for the tracker              | HTSSOP package                           | 1.5   | 18  | V    |
| V <sub>FB</sub>    |                                                     | SO PowerPAD package                      | 2     | 18  |      |
| .,                 | Output voltage  HTSSOP package  SO PowerPAD package | HTSSOP package                           | 1.5   | 40  |      |
| V <sub>OUT</sub>   |                                                     | 2                                        | 40    | V   |      |
| C <sub>(OUT)</sub> | Output capacitor requirements <sup>(3)</sup>        |                                          | 10    | 500 | μF   |
|                    | Output ESR requirements <sup>(4)</sup>              |                                          | 0.001 | 20  | Ω    |
| TJ                 | Operating junction temperature range                |                                          | -40   | 150 | °C   |

<sup>(1)</sup> Within the functional range the device operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related *Electrical Characteristics* table.

<sup>(2)</sup>  $V_{IN} > V_{ADJ} + V_{(DROPOUT)}$ 

<sup>3)</sup> The minimum output capacitance requirement is applicable for a worst-case capacitance tolerance of 30%, when a resistor divider is connected between the OUT and FB pins (the output voltage is higher than reference voltage), a 47nF feedforward capacitor is

Instruments

required to be connected between the OUT and FB pins for loop stability, and the ESR range of the output capacitor is required to be from 0.001 to  $10\Omega$ .

Relevant ESR value at f = 10kHz

#### **5.4 Thermal Information**

| THERMAL METRIC <sup>(1)</sup> |                                              | DDA (SO Po              | owerPAD)                | PWP (HTSSOP) | UNIT |
|-------------------------------|----------------------------------------------|-------------------------|-------------------------|--------------|------|
|                               |                                              | 8 PIN                   | IS                      | 20 PINS      | UNII |
|                               |                                              | ASO: ASE <sup>(2)</sup> | ASO: FMX <sup>(2)</sup> |              |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 45.4                    | 42.6                    | 45.9         | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 51.1                    | 57.5                    | 29.2         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 27                      | 17.8                    | 24.7         | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 8.2                     | 5.6                     | 1.3          | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 26.9                    | 17.9                    | 24.5         | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | 6.4                     | 7.5                     | 3.7          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 5.5 Electrical Characteristics

V<sub>IN</sub> = 13.5V, V<sub>ADJ</sub> ≥ 1.5V for HTSSOP, V<sub>ADJ</sub> ≥ 2V for SO PowerPAD, V<sub>EN</sub> ≥ 2V, T<sub>J</sub> = -40°C to 150°C unless otherwise stated

|                             | PARAMETER                                                                         | TEST CONDITIONS                                                                                                                                                                                     |                                                                           | MIN | TYP | MAX  | UNIT |
|-----------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|------|------|
| V                           | IN undervoltage detection                                                         | V <sub>IN</sub> rising                                                                                                                                                                              |                                                                           |     |     | 3.65 | V    |
| $V_{I(UVLO)}$               | in undervoltage detection                                                         | V <sub>IN</sub> falling                                                                                                                                                                             |                                                                           |     |     | 2.8  | V    |
| ΔVΟ                         | Output voltage tracking accuracy <sup>(1)</sup>                                   | I <sub>OUT</sub> = 100μA to 300mA, V <sub>IN</sub> = 4 to 40V<br>V <sub>ADJ</sub> < V <sub>IN</sub> – 1V<br>1.5V < V <sub>ADJ</sub> < 18V for HTSSOP<br>2V < V <sub>ADJ</sub> < 18V for SO PowerPAD |                                                                           | -4  |     | 4    | mV   |
| $\Delta V_{O(\Delta IO)}$   | Load regulation steady-state                                                      | I <sub>OUT</sub> = 0.1 to 300mA, V <sub>ADJ</sub> = 5V                                                                                                                                              |                                                                           |     |     | 4    | mV   |
| $\Delta V_{O(\Delta VI)}$   | Line regulation steady-state                                                      | I <sub>OUT</sub> = 10mA, V <sub>IN</sub> = 6 to 40V, V <sub>ADJ</sub> =                                                                                                                             | 5V                                                                        |     |     | 4    | mV   |
| PSRR                        | Power supply ripple rejection                                                     | $f_{\text{rip}}$ = 100Hz, $V_{\text{rip}}$ = 0.5 $V_{\text{PP}}$ , $C_{(\text{OUT})}$ =                                                                                                             | = 10μF, I <sub>OUT</sub> = 100mA                                          |     | 70  |      | dB   |
| V <sub>(DROPOUT</sub> )     | Dropout voltage<br>(V <sub>(DROPOUT)</sub> = V <sub>IN</sub> – V <sub>OUT</sub> ) | $I_{OUT} = 200 \text{mA}, V_{IN} = V_{ADJ} \ge 4V^{(2)}$                                                                                                                                            |                                                                           |     | 320 | 520  | mV   |
| I <sub>O(lim)</sub>         | Output current limitation                                                         | V <sub>ADJ</sub> = 5V, OUT short to GND                                                                                                                                                             |                                                                           | 301 | 450 | 520  | mA   |
| I <sub>R(IN)</sub>          | Reverse current at IN                                                             | V <sub>IN</sub> = 0V, V <sub>OUT</sub> = 40V, V <sub>ADJ</sub> = 5V                                                                                                                                 |                                                                           | -2  |     | 0    | μA   |
| I <sub>R(-IN)</sub>         | Reverse current at negative IN                                                    | V <sub>IN</sub> = -40V, V <sub>OUT</sub> = 0V, V <sub>ADJ</sub> = 5V                                                                                                                                |                                                                           | -10 |     | 0    | μA   |
| T <sub>SD</sub>             | Thermal shutdown temperature                                                      | T <sub>J</sub> increases because of power diss                                                                                                                                                      | Γ <sub>J</sub> increases because of power dissipation generated by the IC |     | 175 |      | °C   |
| T <sub>SD_hys</sub>         | Thermal shutdown hysteresis                                                       |                                                                                                                                                                                                     |                                                                           |     | 15  |      | °C   |
|                             |                                                                                   | $4V \le V_{IN} \le 40V$ , $V_{ADJ} = 0V$ ; $V_{EN} = 0$                                                                                                                                             | V                                                                         |     | 2   | 4    |      |
|                             | Current consumption                                                               | $4V \le V_{IN} \le 40V, V_{EN} \ge 2V, V_{ADJ} < 0.8V$                                                                                                                                              |                                                                           |     | 7   | 18   | μΑ   |
| IQ                          |                                                                                   | $4V \le V_{IN} \le 40V$ , $I_{OUT} < 100\mu A$ , $V_{ADJ} = 5V$                                                                                                                                     |                                                                           |     | 60  | 100  |      |
|                             |                                                                                   | 4V ≤ V <sub>IN</sub> ≤ 40V, I <sub>OUT</sub> < 300mA, V <sub>AD</sub>                                                                                                                               | <sub>J</sub> = 5V                                                         |     | 350 | 400  |      |
| I <sub>Q(DROPOU</sub><br>T) | Current consumption in dropout region                                             | V <sub>IN</sub> = V <sub>ADJ</sub> = 5V, I <sub>OUT</sub> = 100μA                                                                                                                                   |                                                                           |     | 70  | 140  | μА   |
|                             | Adjust input surrent                                                              | $V_{AD,I} = V_{FB} = 5V$                                                                                                                                                                            | HTSSOP package                                                            |     |     | 0.5  | μA   |
| I <sub>I(ADJ)</sub>         | Adjust input current                                                              | V <sub>ADJ</sub> – V <sub>FB</sub> – 3V                                                                                                                                                             | SO PowerPAD package                                                       |     |     | 5.5  | μΑ   |
| \/                          | Adjust low signal valid                                                           | \/ - 0\/                                                                                                                                                                                            | HTSSOP package                                                            | 0   |     | 0.8  | V    |
| V(ADJ_LOW)                  | Adjust low signal valid                                                           | V <sub>OUT</sub> = 0V                                                                                                                                                                               | SO PowerPAD package                                                       | 0   |     | 0.7  | V    |
| V <sub>(ADJ HIGH</sub>      | $ V_{OUT} - V_{ADJ}  < 4mV$                                                       | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                                                                                                                               | HTSSOP package                                                            | 1.5 |     | 18   | V    |
| )                           | Aujust High sighal vallu                                                          | $ V_{OUT} - V_{ADJ}  < 4mV$                                                                                                                                                                         | SO PowerPAD package                                                       | 2   |     | 18   | V    |
| V <sub>(EN_LOW)</sub>       | Enable low signal valid                                                           | V <sub>OUT</sub> = 0V                                                                                                                                                                               |                                                                           | 0   |     | 0.7  | V    |
| V <sub>(EN_HIGH)</sub>      | Enable high Signal Valid                                                          | OUT settled                                                                                                                                                                                         |                                                                           | 2   |     | 40   | V    |

See nomenclature table for more information regarding ASO.



## 5.5 Electrical Characteristics (continued)

 $V_{IN}$  = 13.5V,  $V_{ADJ} \ge 1.5$ V for HTSSOP,  $V_{ADJ} \ge 2$ V for SO PowerPAD,  $V_{EN} \ge 2$ V,  $T_{J} = -40$ °C to 150°C unless otherwise stated

|                 | PARAMETER               | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------|----------------------------|-----|-----|-----|------|
| I <sub>EN</sub> | Enable pulldown current | 2V < V <sub>EN</sub> < 40V |     |     | 5   | μA   |
| I <sub>FB</sub> | FB bias current         | $V_{ADJ} = V_{FB} = 5V$    |     |     | 0.5 | μA   |

- (1) The tracking accuracy is specified when the FB pin is directly connected to the OUT pin which means V<sub>ADJ</sub> = V<sub>OUT</sub>, external resistor divider variance is not included.
- (2) Measured when the output voltage, V<sub>OUT</sub> has dropped 10mV from the nominal value.

## 5.6 Typical Characteristics

 $V_{IN}$  = 14V,  $V_{ADJ}$  = 5V,  $V_{FB}$  =  $V_{OUT}$  (unless otherwise noted)



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **5.6 Typical Characteristics (continued)**

V<sub>IN</sub> = 14V, V<sub>ADJ</sub> = 5V, V<sub>FB</sub> = V<sub>OUT</sub> (unless otherwise noted)





Figure 5-5. Dropout Voltage vs Ambient Temperature

Figure 5-6. Current Limit (I<sub>O(lim)</sub>) vs Ambient Temperature





Figure 5-7. Shutdown Current vs Ambient Temperature

Figure 5-8. Quiescent Current vs Output Current





Figure 5-9. Quiescent Current vs Ambient Temperature

Figure 5-10. Quiescent Current vs Input Voltage



# **5.6 Typical Characteristics (continued)**

V<sub>IN</sub> = 14V, V<sub>ADJ</sub> = 5V, V<sub>FB</sub> = V<sub>OUT</sub> (unless otherwise noted)



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **5.6 Typical Characteristics (continued)**

 $V_{IN}$  = 14V,  $V_{ADJ}$  = 5V,  $V_{FB}$  =  $V_{OUT}$  (unless otherwise noted)



 $V_{IN}$  = 40V to 6V,  $V_{ADJ}$  = 5V,  $C_{(OUT)}$  = 10µF,  $I_{OUT}$  = 100mA,  $20\mu s/div$ 

Figure 5-17. 40V to 6V Line Transient



 $V_{IN}$  = 6V to 40V,  $V_{ADJ}$  = 5V,  $C_{(OUT)}$  = 10 $\mu$ F,  $I_{OUT}$  = 10mA, 20 $\mu$ s/div

Figure 5-18. 6V to 40V Line Transient





Figure 5-19. 40V to 6V Line Transient



 $V_{IN}$  = 14V,  $V_{ADJ}$  = 5V,  $C_{(OUT)}$  = 10 $\mu$ F,  $I_{OUT}$  = 10 to 100mA, 40 $\mu$ s/div

Figure 5-20. 10mA to 100mA Load Transient



 $V_{IN}$  = 14V,  $V_{ADJ}$  = 5V,  $C_{(OUT)}$  = 10 $\mu F,~I_{OUT}$  = 100 to 10mA, 40 $\mu s/div$ 

Figure 5-21. 100mA to 10mA Load Transient



# 6 Detailed Description

#### 6.1 Overview

The TPS7B4253-Q1 device is a monolithic integrated low-dropout voltage tracker with an ultralow tracking tolerance. Key protection circuits are integrated in the device, including output current limitation, reverse polarity protection, inductive load clamp, output short-to-battery protection, and thermal shutdown in case of an overtemperature event.

## 6.2 Functional Block Diagram



#### **6.3 Feature Description**

#### 6.3.1 Short Circuit and Overcurrent Protection

The TPS7B4253-Q1 device features integrated fault protection, which makes the device a convinient choice for automotive applications. To keep the device in a safe area of operation during certain fault conditions, internal current-limit protection is used to limit the maximum output current. This protection protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, the current through the pass element is limited to  $I_{O(lim)}$  to protect the device from excessive power dissipation.

#### 6.3.2 Integrated Inductive Clamp Protection

During output turnoff, the cable inductance continues to source the current from the output of the device. The device integrates an inductive clamp at the OUT pin to help to dissipate the inductive energy stored in the cable. An internal diode is connected between the OUT and GND pins with a dc-current capability of 600mA for inductive clamp protection.

## 6.3.3 OUT Short to Battery and Reverse Polarity Protection

The TPS7B4253-Q1 device can withstand a short to battery, as shown in Figure 6-1. Therefore, no damage to the device occurs.



Figure 6-1. OUT Short to Battery,  $V_{IN} = V_{(BAT)}$ 

A short to the battery can also occur when the device is powered by an isolated supply at lower voltage, as shown in Figure 6-2. In this case, the TPS7B4253-Q1 supply-input voltage is set to 7V when a short to battery (14V typical) occurs on the OUT pin which operates at 5V. The internal back-to-back PMOS remains on for 1ms, during which the input voltage of the TPS7B4253-Q1 device charges up to the battery voltage. A diode connected between the output of the dc-dc converter and the input of the TPS7B4253-Q1 device is required in case the other loads connected behind the dc-dc converter cannot withstand the voltage of an automotive battery. To achieve a lower dropout voltage, TI recommends using a Schottky diode. This diode can be eliminated if the output of the dc-dc converter and the loads the converter powers, are able to withstand automotive battery voltage.

The internal back-to-back PMOS is switched to OFF when reverse polarity or a short to battery occurs for 1ms. After that, the reverse current flows out through the IN pin with less than  $10\mu$ A. Meanwhile, a special ESD structure implemented at the input helps the device withstand -40V.





Figure 6-2. OUT Short to Battery,  $V_{IN} < V_{(BAT)}$ 

In most cases, the output of the TPS7B4253-Q1 device is shorted to the battery through an automotive cable. The parasitic inductance on the cable results in LC oscillation at the output of the TPS7B4253-Q1 device when the short to battery occurs. Ideally, the peak voltage at the output of the TPS7B4253-Q1 device must be lower than the absolute-maximum voltage rating (45 V) during LC oscillation.

#### 6.3.4 Undervoltage Shutdown

The device has an internally fixed undervoltage-shutdown threshold. Undervoltage shutdown activates when the input voltage on IN drops below UVLO. This activation helps prevent the regulator from getting latched into an unknown state during a low-input-supply voltage condition. If the input voltage has a negative transient that drops below the UVLO threshold and then recovers, the regulator shuts down and then powers up with a standard power-up sequence when the input voltage is above the required levels.

#### 6.3.5 Thermal Protection

The device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. During continuous normal operation, the junction temperature must not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature decreases to 15°C (typical) lower than the TSD trip point, the output turns on.

### Note

The purpose of the design of the internal protection circuitry of the TPS7B4253-Q1 device is to protect against overload conditions and is not intended as a replacement for proper heat-sinking. Continuously running the device into thermal shutdown degrades device reliability.

## 6.3.6 Regulated Output (OUT)

The OUT pin is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has an incorporated soft-start feature to control the initial current through the pass element.

## 6.3.7 Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input on the EN pin activates the device and turns on the regulator. The device consumes a maximum shutdown current of  $4\mu A$  when the EN pin is low. The EN pin has a maximum internal pulldown of  $5\mu A$ .

#### 6.3.8 Adjustable Output Voltage (FB and ADJ)

## 6.3.8.1 OUT Voltage Equal to the Reference Voltage

With the reference voltage applied directly at the ADJ pin and the FB pin connected to the OUT pin, the voltage at the OUT pin equals the reference voltage at the ADJ pin, as shown in Figure 6-3.



Figure 6-3. OUT Voltage Equal to the Reference Voltage

## 6.3.8.2 OUT Voltage Higher Than Reference Voltage

By using an external resistor divider connected between the OUT and FB pins, an output voltage higher than reference voltage can be generated as shown in Figure 6-4. Use Equation 2 to calculate the value of the output voltage. The recommended range for R1 and R2 is from  $10k\Omega$  to  $100k\Omega$ .

$$V_{OUT} = \frac{V_{ADJ} \times (R1 + R2)}{R2}$$
 (2)





Figure 6-4. OUT Voltage Higher Than the Reference Voltage

#### 6.3.8.3 Output Voltage Lower Than Reference Voltage

By using an external resistor divider connected at the ADJ pin, an output voltage lower than reference voltage can be generated as shown in Figure 6-5. Use Equation 3 to calculate the output voltage. The recommended value for both R1 and R2 is less than  $100k\Omega$ .



Figure 6-5. OUT Voltage Lower Than the Reference Voltage



#### **6.4 Device Functional Modes**

# 6.4.1 Operation With $V_{IN} < 4V$

The maximum UVLO voltage is 3.65V, and the device generally operates at an input voltage above 4V. The device can also operate at a lower input voltage; no minimum UVLO voltage is specified. At an input voltage below the actual UVLO voltage, the device does not operate.

#### 6.4.2 Operation With EN Control

The enable rising-edge threshold is 2V (maximum). With the EN pin held above that voltage and the input voltage above 4V, the device becomes active. The falling edge of the EN pin is 0.7V (minimum). Holding the EN pin below that voltage disables the device, thus reducing the quiescent current of the device.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The TPS7B4253-Q1 device is a 300mA low-dropout tracking regulator with ultralow tracking tolerance. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

## 7.2 Typical Applications

### 7.2.1 Application With Output Voltage Equal to the Reference Voltage

Figure 7-1 shows the typical application circuit for the TPS7B4253-Q1 device (using the HTSSOP package as an example). Different values of external components can be used depending on the end application. Some applications require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



Figure 7-1. Output Voltage Equals the Reference Voltage

Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS7B4253-Q1* 



#### 7.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 7-1 as the design parameters.

Table 7-1. Design Parameters

| DESIGN PARAMETER           | EXAMPLE VALUE               |
|----------------------------|-----------------------------|
| Input voltage              | 4V to 40V                   |
| Output voltage             | 1.5V to 40V                 |
| Enable voltage             | 2V to 40V                   |
| ADJ voltage                | 1.5V to 18V                 |
| Output capacitor           | 10 μF to 500 μF             |
| Output capacitor ESR range | $0.001\Omega$ to $20\Omega$ |

#### 7.2.1.2 Detailed Design Procedure

To begin the design process, determine the following:

- · Input voltage range
- · Output voltage
- · Reference voltage
- Output current
- Current limit

#### 7.2.1.2.1 Input Capacitor

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommended value for the decoupling capacitor is 2.2µF. The voltage rating must be greater than the maximum input voltage.

#### 7.2.1.2.2 Output Capacitor

For stable operation, the TPS7B4253-Q1 device requires an output capacitor with a value in the range from  $10\mu\text{F}$  to  $500\mu\text{F}$  and with an ESR range from  $0.001\Omega$  to  $20\Omega$  when the FB pin is directly connected to the OUT pin. TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response.

To achieve an output voltage higher than the reference voltage, a resistor divider is connected between the OUT pin and the FB pin. In this case, a 47nF feed-forward capacitor must be connected between the OUT and FB pins for loop stability. The ESR of the output capacitor must be from  $0.001\Omega$  to  $10\Omega$ .

When multiple capacitors (two or more) are connected in parallel at the OUT pin, the ESR range of each output capacitor must be from  $0.001\Omega$  to  $3\Omega$  for loop stability.

In case the FB pin is shorted to ground, the TPS7B4253-Q1 device functions as a power switch with no need for the output capacitor.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

#### 7.2.1.3 Application Curve



Figure 7-2. 6- to 40V Line Transient

## 7.2.2 High-Side Switch Configuration

As shown in Figure 7-3, by connecting the FB pin to the GND pin, the TPS7B4253-Q1 device can be used as a high-side switch with current-limit, thermal shutdown, output short-to-battery, and reverse polarity protection. The switching on and off of the device is then controlled through the EN and ADJ pins.



Figure 7-3. High-Side Switch Application

#### 7.2.3 High Accuracy LDO

With an accurate voltage rail, the TPS7B4253-Q1 device can be used as an LDO with ultrahigh-accuracy output voltage by configuring the device as shown in Figure 7-4.



Figure 7-4. High-Accuracy LDO Application

For example, assume the reference voltage is a 5V rail with 0.5% accuracy. Because the tracking accuracy between the ADJ and OUT pins is specified below 4mV across temperature, the output accuracy of the TPS7B4253-Q1 device can be calculated with Equation 4.

Accuracy of 
$$V_{OUT} = \frac{V_{ADJ} \times 0.5\% + 4 \text{ mV}}{V_{ADJ}} \times 100\% = \frac{5 \times 0.5\% + 0.004}{5} \times 100\% = 0.58\%$$
 (4)

### 7.3 Power Supply Recommendations

The device is designed to operate with an input voltage supply from 4V to 40V. This input supply must be well regulated. If the input supply is more than a few inches away from the TPS7B4253-Q1, TI recommends adding an electrolytic capacitor with a value of 2.2µF and a ceramic bypass capacitor at the input.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

For the layout of the TPS7B4253-Q1 device, place the input and output capacitors close to the devices as shown in the *Section 6.2*. To enhance the thermal performance, TI recommends surrounding the device with some vias.

Minimize equivalent series inductance (ESL) and ESR to maximize performance and verify stability. Place every capacitor as close as possible to the device and on the same side of the PCB as the regulator.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. TI strongly discourages the use of vias and long traces for the path between the output capacitor and the OUT pins because vias can negatively impact system performance and even cause instability.

If possible, and to verify the maximum performance specified in this data sheet, use the same layout pattern used for the TPS7B4253-Q1 evaluation board, TPS7B4253EVM, which is available at www.ti.com/tool/TPS7B4253EVM.

#### 7.4.1.1 Power Dissipation and Thermal Considerations

Use Equation 5 to calculate the device power dissipation.

$$P_{D} = I_{O} \times (V_{I} - V_{O}) + I_{Q} \times V_{I}$$
(5)

#### where

- P<sub>D</sub> = continuous power dissipation
- I<sub>O</sub> = output current
- V<sub>I</sub> = input voltage
- V<sub>O</sub> = output voltage
- I<sub>O</sub> = quiescent current

As  $I_Q \ll I_O$ , the term  $I_Q \times V_I$  in Equation 5 can be ignored.

For a device under operation at a given ambient air temperature  $(T_A)$ , calculate the junction temperature  $(T_J)$  with Equation 6.

$$T_{J} = T_{A} + (\theta_{JA} \times P_{D})$$
 (6)

#### where

•  $\theta_{JA}$  = junction-to-junction-ambient air thermal impedance

A rise in junction temperature because of power dissipation can be calculated with Equation 7.

$$\Delta T = T_{J} - T_{A} = (\theta_{JA} \times P_{D})$$
(7)

For a given maximum junction temperature ( $T_J$ max), the maximum ambient air temperature ( $T_A$ max) at which the device can operate can be calculated with Equation 8.

$$T_{A} \max = T_{J} \max - (\theta_{JA} \times P_{D})$$
(8)



#### 7.4.2 Layout Example



Figure 7-5. SO PowerPAD Package TPS7B4253-Q1 Layout Example



Figure 7-6. HTSSOP Package TPS7B4253-Q1 Layout Example



## 8 Device and Documentation Support

## 8.1 Device Support

#### 8.1.1 Device Nomenclature

**Table 8-1. Device Nomenclature** 

| PRODUCT          | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                               |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS7B4253QyyyRQ1 | <b>Q</b> indicates that this device is a grade-1 device in accordance with the AEC-Q100 standard.                                                                                                                                                                                                              |
|                  | yyy is the package designator (DDA = HSOIC & PWP = HTSSOP).                                                                                                                                                                                                                                                    |
|                  | Q1 indicates that this device is an automotive grade (AEC-Q100) device.                                                                                                                                                                                                                                        |
|                  | For the DDA package, this device potentially ships with multiple leadframes. The reel packaging label provides ASO information to distinguish which leadframe is used. ASO: FMX label denotes material from the new manufacturing site and ASO: ASE label denotes material from the legacy manufacturing site. |

#### 8.1.2 Development Support

For the TPS7B4253 PSpice Transient Model, go to .

## **8.2 Documentation Support**

#### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LDO Parallel Solution Reference Design With TPS7B4253-Q1 design guide
- Texas Instruments, TPS7B4253-Q1 Evaluation Module user's guide
- Texas Instruments, TPS7B4253-Q1 Pin FMEA functional safety

#### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

PowerPAD™ is a trademark of Texas Instruments.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | ultiple manufacturing sites (ASE, FMX)5                                                               |       |
|---|-------------------------------------------------------------------------------------------------------|-------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document        | 1     |
|   |                                                                                                       |       |
|   |                                                                                                       |       |
| • | Changed automotive-specific bullets in <i>Features</i> section                                        | 1     |
|   | Updated the Thermal Information table to include the thermal information for the DDA package from the | )     |
| • | Updated the Device nomenclature to include a note that describes the method to distinguish the DDA    |       |
| _ | material from different assembly sites                                                                | 22    |
| _ |                                                                                                       | _     |
| _ | · · · · · · · · · · · · · · · · · · ·                                                                 |       |
| • |                                                                                                       |       |
|   | HTSSOP and SO PowerPAD packages: V <sub>ADJ</sub> , V <sub>FB</sub> , and V <sub>OUT</sub>            | 4     |
| • | Corrected the Functional Block Diagram                                                                | 10    |
| • | Added the HTSSOP package as the example for the Application With Output Voltage Equal to the Refer    | rence |
|   | Voltage section                                                                                       | 16    |
| • | Corrected the Output Voltage Equals the Reference Voltage figure                                      | 16    |
|   |                                                                                                       |       |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### 10.1 Mechanical Data



#### **PACKAGE OUTLINE**

# DDA0008B-C01

# PowerPAD™ SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
   This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
   Reference JEDEC registration MS-012.





#### **EXAMPLE BOARD LAYOUT**

## DDA0008B-C01

## PowerPAD ™ SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- Publication IPC-7351 may have alternate designs.

  Solder mask tolerances between and around signal pads can vary based on board fabrication site.

  This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

  Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





#### **EXAMPLE STENCIL DESIGN**

## DDA0008B-C01

## PowerPAD ™ SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  12. Board assembly site may have different recommendations for stencil design.



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 21-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C)            | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|-----------------|-------------------------------|----------------------------|-------------------------|------------------|
| TPS7B4253QDDARQ1      | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125              | 4253             |
| TPS7B4253QDDARQ1.A    | Active | Production    | null (null)              | 2500   LARGE T&R      | -               | NIPDAUAG                      | Level-2-260C-1 YEAR        | See<br>TPS7B4253QDDARQ1 | 4253             |
| TPS7B4253QPWPRQ1      | Active | Production    | HTSSOP (PWP)   20        | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125              | 7B4253Q          |
| TPS7B4253QPWPRQ1.A    | Active | Production    | null (null)              | 2000   LARGE T&R      | -               | NIPDAU                        | Level-3-260C-168 HR        | See<br>TPS7B4253QPWPRQ1 | 7B4253Q          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-May-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B4253QDDARQ1 | so              | DDA                | 8  | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|                  | PowerPAD        |                    |    |      |                          |                          |            |            |            |            |           |                  |
| TPS7B4253QPWPRQ1 | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | ) Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|---------------|--|
| TPS7B4253QDDARQ1 | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0          |  |
| TPS7B4253QPWPRQ1 | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0          |  |

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025