TPS65131-Q1 SLVSBB2F - MAY 2012 - REVISED AUGUST 2024 # TPS65131-Q1 Positive- and Negative-Output DC-DC Converter #### 1 Features - Qualified for automotive applications - AEC-Q100 test guidance with the following results: - Device temperature grade 2: -40°C to 105°C ambient operating temperature range - Electrical characteristics tested over -40°C to 125°C junction temperature range - Device HBM ESD classification level H1C - Device CDM ESD classification level C4B - Dual adjustable output voltages up to 15V and down to -15V - 2A typical switch-current limit for boost and inverter main switches - High conversion efficiency - Up to 91% at positive output rail - Up to 85% at negative output rail - Power-save mode at low load - Independent enable inputs for power-up and power-down Sequencing - Control output for external PFET to support complete supply Disconnect When Shut Down - 2.7V to 5.5V input-voltage range - Minimum 1.25MHz fixed-frequency PWM operation - Thermal shutdown - Overvoltage protection on both outputs - 0.2µA typical shutdown current - Small 4mm × 4mm QFN-24 package (RGE) with wettable flanks ## 2 Applications - Small-to-medium size OLED displays - (TFT) LCD, CCD bias supply ## 3 Description The TPS65131-Q1 device is dual-output dc-dc converter generating a positive output voltage up to 15V and a negative output voltage down to -15V with output currents of typically 200mA, depending on input-voltage to output-voltage ratio. With a total efficiency up to 85%, the device is ideal for portable battery-powered equipment. The input-voltage range of 2.7V to 5.5V allows, for example, 3.3V and 5V rails to power the TPS65131-Q1 device. The TPS65131-Q1 device comes in a QFN-24 package with thermal pad and wettable flanks. Requiring few and small external components, the overall solution size can be small. The converter operates with a fixed-frequency PWM control topology and, with power-save mode enabled, uses a pulse-skipping mode at light load currents. In operation, the typical overall device quiescent current is only 500µA. In shutdown, the device draws typically 0.2µA. Independent enable pins allow power-up and power-down sequencing for both outputs. The device has an internal current limit, overvoltage protection, and a thermal shutdown for highest reliability under fault conditions. The TPS65131-Q1 device is qualified for automotive applications, according to AEC-Q100 temperature grade 2. The electrical characteristics are tested over -40°C to 125°C device junction temperature. This, combined with lowest shutdown currents, small solution size, package with thermal pad, plus good efficiency and protection features, targets automotive and industrial applications. Package Information (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-----------------| | TPS65131-Q1 | VQFN (24) | 4mm × 4mm | For all available packages, see the orderable addendum. (1) **Application Schematic** ## **Table of Contents** | 1 Features | 1 | 7.4 Device Functional Modes | 9 | |--------------------------------------|----------|-----------------------------------------------------|-----------------| | 2 Applications | 1 | 8 Application and Implementation | 10 | | 3 Description | | 8.1 Application Information | 10 | | 4 Device Comparison | 2 | 8.2 Typical Applications | | | 5 Pin Configuration and Functions | 3 | 8.3 Power Supply Recommendations | 20 | | 6 Specifications | 4 | 8.4 Layout | 21 | | 6.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | | | 6.2 ESD Ratings | | 9.1 Receiving Notification of Documentation Updates | <u>22</u> | | 6.3 Recommended Operating Conditions | 4 | 9.2 Support Resources | <mark>22</mark> | | 6.4 Thermal Information | <b>5</b> | 9.3 Trademarks | 22 | | 6.5 Electrical Characteristics | 5 | 9.4 Electrostatic Discharge Caution | 22 | | 6.6 Switching Characteristics | 6 | 9.5 Glossary | | | 6.7 Typical Characteristics | | 10 Revision History | | | 7 Detailed Description | | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview | 7 | Information | 24 | | 7.2 Functional Block Diagram | | 11.1 Mechanical Data | 25 | | 7.3 Feature Description | | 11.2 Tape and Reel Information | 31 | | | | | | # **4 Device Comparison** ## **Table 4-1. Device Comparison Table** | Part Number | Package | Wettable Flanks | |------------------|-----------|-----------------| | TPS65131TRGERQ1 | VQFN (24) | No | | TPS65131WTRGERQ1 | VQFN (24) | Yes | Product Folder Links: TPS65131-Q1 # **5 Pin Configuration and Functions** NC - No internal Connection 24 23 22 21 20 19 INP CN PGND 2) **VREF** 3) **PGND** FBN Thermal Pad 4) **VNEG** VIN 5) INN OUTN INN 6) OUTN Figure 5-1. 24-pin VQFN Bottom View Figure 5-2. 24-pin VQFN Top View **Table 5-1. Pin Functions** | PIN | 1 | 1/0 | DESCRIPTION | |-------------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | AGND | 19 | _ | Analog ground pin | | BSW | 7 | 0 | Gate-control pin for external battery switch. This pin goes low when ENP is set high. | | CN | 18 | I/O | Compensation pin for inverting converter control | | СР | 21 | I/O | Compensation pin for boost converter control | | ENN | 10 | I | Enable pin for the negative-output voltage (0V: disabled, VIN: enabled) | | ENP | 8 | I | Enable pin for the positive-output voltage (0V: disabled, VIN: enabled) | | FBN | 16 | I | Feedback pin for the negative-output voltage divider | | FBP | 22 | I | Feedback pin for the positive-output voltage divider | | INN | 5, 6 | 0 | Inverting converter switch pin | | INP | 1, 24 | 0 | Boost converter switch pin | | NC <sup>(1)</sup> | 12, 20 | _ | Not connected | | OUTN | 13, 14 | I/O | Inverting converter switch output | | PGND | 2, 3 | _ | Power ground pin | | PSN | 11 | I | Power-save mode enable for inverter stage (0V: disabled, VIN: enabled) | | PSP | 9 | I | Power-save mode enable for boost converter stage (0V: disabled, VIN: enabled) | | VIN | 4 | I | Control supply input | | VNEG | 15 | I | Negative-output voltage-sense input | | VPOS | 23 | 1 | Positive-output voltage-sense input | | VREF | 17 | 0 | Reference output voltage. Bypass this pin with a 220nF capacitor to ground. Connect the lower resistor of the negative-output voltage divider to this pin. | | Thermal pa | ad | | Thermal pad for thermal performance, connect to PGND | (1) NC - No internal connection ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature, unless otherwise noted (1) | | VALUE | | UNIT | |---------------------------------------------------------------|-------|--------------------------|------| | | MIN | MAX | ONII | | Input voltage range at pins VIN, INN (2) | -0.3 | 6 | V | | Voltage at pin VPOS (2) | -0.3 | 17 | V | | Voltage at pin VNEG (2) | -17 | V <sub>(VIN)</sub> + 0.3 | V | | Voltage at pins ENN, ENP, FBP, FBN, CN, CP, PSP, PSN, BSW (2) | -0.3 | V <sub>(VIN)</sub> + 0.3 | V | | Input voltage at pin INP (2) | -0.3 | 17 | V | | Differential voltage between pins OUTN to INN (2) | -0.3 | 24 | V | | Thermal pad <sup>(2)</sup> | -0.3 | 0.3 | V | | T <sub>J</sub> Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |---------------------------|---------------------------------------------------------|----------------------------------------------|-------|------| | V Floatrostatio discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±1000 | V | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### **6.3 Recommended Operating Conditions** over operating free-air temperature, unless otherwise noted | | | MIN | MAX | UNIT | |-------------------------------------------------------------|--------------------------------------------------------------------------|----------------------|-----|------| | V <sub>I</sub> , V <sub>(VIN)</sub> ,<br>V <sub>(INN)</sub> | Application input voltage range, input voltage range at VIN and INN pins | 2.7 | 5.5 | V | | V <sub>POS</sub> | Adjustable output voltage range for the boost converter | V <sub>I</sub> + 0.5 | 15 | V | | V <sub>NEG</sub> | Adjustable output voltage range for the inverting converter | -15 | -2 | V | | V <sub>(ENN)</sub> ,<br>V <sub>(ENP)</sub> | Enable signals voltage | 0 | 5.5 | V | | $V_{(PSN)}, \ V_{(PSP)}$ | Power-save mode enable signals voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature range <sup>(1)</sup> | -40 | 105 | °C | | TJ | Operating junction temperature range | -40 | 125 | °C | <sup>(1)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may require derating. See *Thermal Information* for details. Product Folder Links: TPS65131-Q1 <sup>(2)</sup> All voltage values are with respect to the network ground pin, unless otherwise noted. ## **6.4 Thermal Information** | | | TPS65131-Q1 | | |---------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC | RGE PACKAGE | UNIT | | | | 24 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 34.1 | °C/W | | R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance | 36.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 12.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 12.3 | °C/W | | R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 2.8 | °C/W | ## **6.5 Electrical Characteristics** This specification applies over the full recommended input voltage range $V_1 = 2.7V$ to 5.5V and over the temperature range $T_1 = -40^{\circ}$ C to 125°C unless otherwise noted. Typical values apply for $V_1 = 3.6V$ and $T_1 = 25^{\circ}$ C. | J C | PARAMETER | | cal values apply for V <sub>I</sub> = 3.6V and T <sub>U</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------------------|-------------------------------------------------|--------------------------|-------------------------------------------------------------------------|--------|-------|--------|-------| | DC-DC STA | GE (V <sub>(VPOS)</sub> , V <sub>(VNEG)</sub> ) | | 1201 00110110110 | 101113 | ••• | III.AA | 01111 | | | Reference voltage | | 1 - 10 | 1.2 | 1.213 | 1.225 | V | | V <sub>ref</sub> | | | I <sub>ref</sub> = 10μA | 1.2 | | 1.225 | | | I <sub>(FBP)</sub> | Positive feedback input | | $V_{(FBP)} = V_{ref}$ | | 50 | | nA | | I <sub>(FBN)</sub> | Negative feedback inpu | | $V_{(FBN)} = 0.1V_{ref}$ | | 50 | | nA | | $V_{(FBP)}$ | Positive feedback regu | ation voltage | | 1.189 | 1.213 | 1.237 | V | | $V_{(FBN)}$ | Negative feedback reg | ulation voltage | | -0.024 | 0 | 0.024 | V | | | Total output dc accurac | У | | | 3% | | | | r | Invertor switch on resis | tanco | V <sub>(VIN)</sub> = 3.6V | | 440 | 620 | mΩ | | r <sub>DS(on)(N)</sub> Inverter switch on-resistance | | tarice | V <sub>(VIN)</sub> = 5V | | 330 | 530 | 11152 | | I <sub>(L IM-N)</sub> | Inverter switch current | limit | V <sub>(VIN)</sub> = 3.6V | 1700 | 1950 | 2200 | mA | | r <sub>DS(on)(P)</sub> Boost switch on-resistance | | V <sub>(POS)</sub> = 5V | | 230 | 390 | mΩ | | | | nce | V <sub>(POS)</sub> = 10V | | 170 | 230 | | | | I <sub>(LIM-P)</sub> | Boost switch current lin | nit | V <sub>(VIN)</sub> = 3.6V, V <sub>(POS)</sub> = 8V | 1700 | 1950 | 2250 | mA | | CONTROL | STAGE | | | | | | | | V <sub>IH</sub> | High-level input voltage, ENP, ENN, PSP, PSN | | | 1.4 | | | V | | V <sub>IL</sub> | Low-level input voltage<br>PSP, PSN | , ENP, ENN, | | | | 0.4 | V | | | Input current, ENP, EN | N, PSP, PSN | ENP, ENN, PSP, PSN connected to GND or VIN | | 0.01 | 0.1 | μΑ | | R <sub>(BSW)</sub> | Output resistance | | | , | 27 | | kΩ | | . , | | VIN | V <sub>(VIN)</sub> = 3.6V, I <sub>(POS)</sub> = I <sub>(NEG)</sub> = 0, | | 300 | 500 | | | IQ | Quiescent current | VPOS | ENP = ENN = PSP = PSN = V <sub>(VIN)</sub> , | | 100 | 120 | μA | | | | VNEG | $V_{(POS)} = 8V, V_{(NEG)} = -5V$ | | 100 | 120 | · | | I <sub>SD</sub> | Shutdown supply current | | ENN = ENP = LOW, T <sub>A</sub> = -40°C to 85°C | | 0.2 | 1.5 | μΑ | | V <sub>(UVLO)</sub> | Undervoltage lockout tl | reshold | | 2.1 | 2.35 | 2.7 | V | | T <sub>(TS)</sub> | Thermal shutdown | | | | 150 | | °C | | T <sub>(TS-HYS)</sub> | Thermal shutdown hysteresis | | Junction temperature decreasing | | 5 | | °C | ## 6.6 Switching Characteristics The specification applies over the full recommended input voltage range $V_I$ = 2.7V to 5.5V and over the temperature range $T_J$ = -40°C to 125°C unless otherwise noted. Typical values apply for $V_I$ = 3.6V and $T_J$ = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|-----------------|------|-------|------|------| | FREQUENC | Υ | | | | | | | f | Oscillator frequency | | 1150 | 1380 | 1500 | kHz | | DUTY CYCL | E | | | | | | | D <sub>(MAX-P)</sub> | Maximum-duty-cycle, boost converter | | | 87.5% | | | | D <sub>(MAX-N)</sub> | Maximum-duty-cycle, inverting converter | | | 87.5% | | | | D <sub>(MIN-P)</sub> | Minimum-duty-cycle, boost converter | | | 12.5% | | | | D <sub>(MIN-N)</sub> | Minimum-duty-cycle, inverting converter | | | 12.5% | | | ## **6.7 Typical Characteristics** At 25°C, unless otherwise noted. ## 7 Detailed Description #### 7.1 Overview The TPS65131-Q1 is a dual-output dc-dc converter that generates two adjustable output voltages. One output voltage is positive (boost converter), the other is negative (inverting converter). The positive output is adjustable up to 15V, the negative output is adjustable down to –15V. The device operates with an input voltage range of 2.7V to 5.5V. Both converters (positive and negative output) work independently of each other. They share a common clock and a common voltage reference. A fixed-frequency, pulse-width-modulated (PWM) regulator controls both outputs separately. In general, each converter operates in continuous-conduction mode (CCM). To improve efficiency at light loads, the converters can operate in discontinuous-conduction mode (DCM). When the power-save mode is enabled, the converters automatically transition between CCM and DCM operation: As the load current decreases, the converter enters DCM mode. Power-save mode is individually configurable for both outputs. The transition as a function of the load current works independently for each converter. #### 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Power Conversion Both converters operate in a fixed-frequency, PWM control scheme. The on-time of the internal switches varies depending on the input-to-output voltage ratio and the load. During the on-time, the inductors connected to the converters charge with current. In the remaining time, the off-time with a time period set by the fixed operating frequency, the inductors discharge into the output capacitors through the rectifier diodes. Usually at higher loads, the inductor currents are continuous. At lighter loads, the boost converter uses an additional internal switch to allow current to flow back to the input. This avoids inductor current becoming discontinuous in the boost converter. At the inverting converter, during light loads, the inductor current can become discontinuous. In this case, the control circuit of the inverting controller output automatically takes care of these changing conditions to operate always with an optimum control setup. #### 7.3.2 Control The controller circuits of both converters employ a fixed-frequency, multiple-feedforward controller topology. These circuits monitor input voltage, output voltage, and voltage drop across the switches. Changes in the operating conditions of the converters directly affect the duty cycle and must not take the indirect and slow way through the output voltage-control loops. A self-learning control corrects measurement errors in this feedforward system. An external capacitor damps the output to avoid output-voltage steps due to output changes of this self-learning control system. The voltage loops, determined by the error amplifiers, must only handle small signal errors. The error amplifiers feature internal compensation. Their inputs are the feedback voltages on the FBP and FBN pins. The device uses a comparison of these voltages with the internal reference voltage to generate an accurate and stable output voltage. #### 7.3.3 Output Rails Enable or Disable Both converters can be enabled or disabled individually. Applying a logic HIGH signal at the enable pins (ENP for the boost converter, ENN for the inverting converter) enables the corresponding output. After enabling, internal circuitry, necessary to operate the specific converter, then turns on, followed by the *Soft Start*. Applying a low signal at the enable ENP or ENN pin shuts down the corresponding converter. When both enable pins are low, the device enters shutdown mode, where all internal circuitry turns off. The device now consumes shutdown current flowing into the VIN pin. The output loads of the converters can be disconnected from the input, see *Load Disconnect*. #### 7.3.4 Load Disconnect The device supports completely disconnecting the load when the converters are disabled. For the inverting converter, the device turns off the internal PMOS switch. If the inverting converter is turned off, no dc current path remains which could discharge the battery or supply. This is different for the boost converter. The external rectifying diode, together with the boost inductor, form a dc current path which could discharge the battery or supply if any load connects to the output. The device has no internal switch to prevent current from flowing. For this reason, the device offers a PMOS gate control output (BSW) to enable and disable a PMOS switch in this dc current path, ideally directly between the boost inductor and battery. To be able to fully disconnect the battery, the forward direction of the parasitic backgate diode of this switch must point to the battery or supply. The external PMOS switch, which connects to BSW, turns on when the boost converter is enabled and turns off when the boost converter is disabled. Product Folder Links: TPS65131-Q1 #### 7.3.5 Soft Start Both converters have implemented soft-start functions. When each converter is enabled, the implemented switch current limit ramps up slowly to its nominal programmed value in typically 1ms. The device includes this function to limit the input current during start-up to avoid high peak input currents, which could interfere with other systems connected to the same battery or supply. If the application includes the *Load Disconnect* PMOS switch, a current flows from the input to the output of the boost converter at the moment the PMOS switch becomes conducting. #### 7.3.6 Overvoltage Protection Both built-in converters (boost and inverter) have implemented individual overvoltage protection. If the feedback voltage under normal operation exceeds the nominal value by typically 5%, the corresponding converter shuts down immediately to protect any connected circuitry from possible damage. #### 7.3.7 Undervoltage Lockout An undervoltage lockout prevents the device from starting up and operating if the supply voltage at the VIN pin is lower than the undervoltage lockout threshold. For this case, the device automatically shuts down both converters when the supply voltage at VIN falls below this threshold. Nevertheless, parts of the control circuits remain active, which is different than device shutdown using EN inputs. The device includes the undervoltage lockout function to prevent device malfunction. #### 7.3.8 Overtemperature Shutdown The device automatically shuts down both converters if the implemented internal temperature sensor detects a chip temperature above the thermal shutdown temperature. It automatically starts operating again when the chip temperature falls below this threshold plus hysteresis threshold. The built-in hysteresis avoids undefined operation caused by ringing from shutdown and prevents operating at a temperature close to the overtemperature shutdown threshold. #### 7.4 Device Functional Modes #### 7.4.1 Power-Save Mode The power-save mode can improve efficiency at light loads. In power-save mode, the converter only operates when the output voltage falls below an device internally set threshold voltage. The converter ramps up the output voltage with one or several operating pulses and goes again into power-save mode once the inductor current becomes discontinuous. The PSN and PSP logic level selects between power-save mode and continuous-conduction mode. If the specific pins (PSP for the boost converter, PSN for the inverting converter) are HIGH, the power-save mode for the corresponding converter operates at light loads. Similary, a LOW on the PSP pin or PSN pin disables the power-save mode for the corresponding converter. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS656131-Q1 boost converter output voltage, $V_{POS}$ , and the inverting converter output voltage, $V_{NEG}$ , require external components to set the required output voltages. The valid output voltage ranges are as shown in *Recommended Operating Conditions*). The passages below show typical application examples with different output voltage settings and guidance for external component choices. #### 8.2 Typical Applications ## 8.2.1 TPS65131-Q1 With $V_{POS} = 10.5V$ , $V_{NEG} = -10V$ Figure 8-1. Typical Application Schematic With $V_{POS} = 10.5V$ , $V_{NEG} = -10V$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated #### 8.2.2 Design Requirements The design procedure for this setup is similar to the first example, see *Detailed Design Procedure*. Change the feedback dividers to set the output voltage, see *Programming the Output Voltage*. Further, choose the feed-forward capacitors according to *Feedforward Capacitors*. Table 8-1 shows the components being changed. See Figure 8-1. **Table 8-1. Design Parameters** | Design Parameter Example Value | | | | | |------------------------------------------------------|-----------------------------------------|---------|--|--| | Input voltage range | 2.7V | to 5.5V | | | | Boost converter output voltage, V <sub>POS</sub> | R1 = 1MΩ<br>R2 = 130kΩ<br>C9 = 6.8pF | 10.5V | | | | Inverting converter output voltage, V <sub>NEG</sub> | R3 = 1MΩ<br>R4 = 121.2kΩ<br>C10 = 7.5pF | -10V | | | In this example, the converters are operated with power-save mode both enabled and disabled (see *Power-Save Mode* ). #### 8.2.3 Detailed Design Procedure #### 8.2.3.1 Programming the Output Voltage #### 8.2.3.1.1 Boost Converter An external resistor divider adjusts the output voltage of the TPS65131-Q1 boost converter stage. Connect this divider to the FBP pin. The typical value of the voltage at the FBP pin is the reference voltage, which is 1.213V. The maximum recommended output voltage at the boost converter is 15V. To achieve appropriate accuracy, the current through the feedback divider should be about 100 times higher than the current into the FBP pin. Typical current into the FBP pin is $0.05\mu\text{A}$ , and the voltage across R2 is 1.213V. Based on those values, the recommended value for R2 should be lower than $200k\Omega$ in order to set the divider current at $5\mu\text{A}$ or higher. Calculate the value of resistor R1, as a function of the needed output voltage (V<sub>POS</sub>), with Equation 1: $$R1 = R2 \times \left(\frac{V_{POS}}{V_{ref}} - 1\right)$$ (1) In this example, with R2 = $130k\Omega$ , choose R1 = $1M\Omega$ to set $V_{POS}$ = 10.5V. #### 8.2.3.1.2 Inverting Converter An external resistor divider adjusts the output voltage of the TPS65131-Q1 inverting converter stage. Connect this divider to the FBN pin. Unlike the feedback divider at the boost converter, the reference point of the feedback divider is not GND, but $V_{ref}$ . So the typical value of the voltage at the FBN pin is 0V. The minimum recommended output voltage at the inverting converter is –15V. Feedback divider current considerations are similar to the considerations for the boost converter. For the same reasons, the feedback divider current should be in the range of $5\mu A$ or higher. The voltage across R4 is 1.213V. Based on those values, the recommended value for R4 should be lower than $200k\Omega$ in order to set the divider current at the required value. Calculate the value of resistor R3, as a function of the needed output voltage (V<sub>NEG</sub>), with Equation 2: $$R3 = -R4 \times \left(\frac{V_{NEG}}{V_{ref}}\right)$$ (2) In this example, with R4 = 121.2k $\Omega$ , choose R3 = 1M $\Omega$ to set $V_{NEG}$ = -10V. #### 8.2.3.1.3 Inductor Selection An inductive converter normally requires two main passive components to store energy during the conversion. Therefore, each converter requires an inductor and a storage capacitor. To select the right inductor, it is recommended to keep the possible peak inductor current below the current-limit threshold of the power switch in the chosen configuration. For example, the current-limit threshold of the switch for the boost converter and for the inverting converters is nominally 1950mA. The highest peak current through the switches and the inductor depends on the output load ( $I_{POS}$ , $I_{NEG}$ ), the input voltage ( $V_{I}$ ), and the output voltages ( $V_{POS}$ , $V_{NEG}$ ). Use Equation 3 to estimate the peak inductor current in the boost converter, $I_{(L-P)}$ . Equation 4 shows the corresponding formula for the inverting converter, $I_{(L-N)}$ . $$I_{(L-P)} = \frac{V_{POS}}{V_{I} \times 0.64} \times I_{POS}$$ (3) $$I_{(L-N)} = \frac{V_I - V_{NEG}}{V_I \times 0.64} \times I_{NEG}$$ (4) The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple reduces the losses in the inductor, as well as output voltage ripple and EMI. But in the same way, output voltage regulation gets slower, causing higher voltage changes during fast load changes. In addition, a larger inductor usually increases the total system cost. Keep those parameters in mind and calculate the possible inductor value with Equation 5 for the boost converter (L1) and Equation 6 for the inverting converter (L2). $$L1 = \frac{V_{I} \times (V_{POS} - V_{I})}{\Delta I_{(L-P)} \times f \times V_{POS}}$$ (5) $$L2 = \frac{V_{I} \times V_{NEG}}{\Delta I_{(L-N)} \times f \times (V_{NEG} - V_{I})}$$ (6) The parameter f is the switching frequency. For the boost converter, $\Delta I_{(L-P)}$ is the ripple current in the inductor, that is, 20% of $I_{(L-P)}$ . Accordingly, for the inverting converter, $\Delta I_{(L-N)}$ is the ripple current in the inductor, that is, 20% of $I_{(L-N)}$ . $V_I$ is the input voltage, which is 3.3V in this example. So, the calculated inductance value for the boost inductor is 5.1µH and for the inverting converter inductor is 5.1µH. With these calculated values and the calculated currents, it is possible to choose a suitable inductor. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated In typical applications, the recommendation is to choose a 4.7µH inductor. The device is optimized to work with inductance values between 3.3µH and 6.8µH. Nevertheless, operation with higher inductance values may be possible in some applications. Perform detailed stability analysis in this case. Be aware of the possibility that load transients and losses in the circuit can lead to higher currents than estimated in Equation 3 and Equation 4. Also, the losses caused by magnetic hysteresis and conductor resistance are a major parameter for total circuit efficiency. The following table shows inductors from different suppliers used with the TPS65131-Q1 converter: Table 8-2. List of Inductors | 14.0.0 0 = 1 = 10.0 0 1 1114.0000 | | | | |-----------------------------------|-----------------|--|--| | VENDOR <sup>(1)</sup> | INDUCTOR SERIES | | | | EPCOS | B8246284-G4 | | | | Wurth Elektronik | 7447789XXX | | | | WUITH EIERTIONIK | 744031XXX | | | | TDK | VLF3010 | | | | IDK | VLF4012 | | | | Cooper Electronics Technologies | SD12 | | | (1) See Section 9.3 #### 8.2.3.2 Capacitor Selection #### 8.2.3.2.1 Input Capacitor As a recommendation, choose an input capacitors of at least 4.7µF for the input of the boost converter (INP) and accordingly for the input of the inverting converter (INN). This improves transient behavior of the regulators and EMI behavior of the total power-supply circuit. Choose a ceramic capacitor or a tantalum capacitor. For the use of a tantalum capcitor, an additional, smaller ceramic capacitor (100nF) in parallel is required. Place the input capacitor(s) close to the input pins. #### 8.2.3.2.2 Output Capacitors One of the major parameters necessary to define the capacitance value of the output capacitor is the maximum allowed output voltage ripple of the converter. Two parameters, which are the capacitance and the equivalent series resitance (ESR), affect this ripple. It is possible to calculate the minimum capacitance needed for the defined ripple, supposing that the ESR is zero. Use Equation 7 for the boost-converter output capacitor (C4min) and Equation 8 for the inverting-converter output capacitor (C5min). $$C4 \min = \frac{I_{POS} \times (V_{POS} - V_{I})}{f \times \Delta V_{POS} \times V_{POS}}$$ (7) $$C5min = \frac{I_{NEG} \times V_{NEG}}{f \times \Delta V_{NEG} \times (V_{NEG} - V_{I})}$$ (8) The parameter f is the switching frequency. $\Delta V_{POS}$ and $\Delta V_{NEG}$ are the maximum allowed ripple voltages for each converter. Choosing a ripple voltage in the range of 10mV requires a minimum capacitance of $12\mu\text{F}$ . The total ripple is larger due to the ESR of the output capacitor. Use Equation 9 for the boost converter and Equation 10 for the inverting converter to calculate this additional ripple component. $$\Delta V_{(ESR-P)} = I_{POS} \times R_{(ESR-C4)}$$ (9) $$\Delta V_{(ESR-N)} = I_{NEG} \times R_{(ESR-C5)}$$ (10) In this example, an additional ripple of 2mV is the result of using a typical ceramic capacitor with an ESR in the $10m\Omega$ range. The total ripple is the sum of the ripple caused by the capacitance and the ripple caused by the ESR of the capacitor. In this example, the total ripple is 10mV. Load transients can create additional ripple. When the load current increases rapidly, the output capacitor must provide the additional current until the inductor current increases by the control loop which sets a higher on-time (duty cycle) of the main switch. The higher duty cycle results in longer inductor charging periods. The inductance itself also limits the rate of increase of the inductor current. When the load current decreases rapidly, the output capacitor must store the excess energy (stored in the inductor) until the regulator has decreased the inductor current by reducing the duty cycle. The recommendation is to use higher capacitance values, as the foregoing calculations show. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated #### 8.2.3.3 Rectifier Diode Selection Both converters (the boost and inverting converter) require rectifier diodes, D1 and D2. As a recommendation, to reduce losses, use Schottky diodes. The forward current rating needed is equal to the maximum output current. Consider that the maximum currents, $I_{POS}$ max and $I_{NEG}$ max, might differ for $V_{POS}$ and $V_{NEG}$ when choosing the diodes. #### 8.2.3.4 External P-MOSFET Selection During shutdown, when connected to a power supply, a path from the power supply to the positive output conducts through the inductor and an external diode. Optionally, in oder to fully disconnect the positive output $V_{POS}$ during shutdown, add an external p-MOSFET (Q1). The BSW pin controls the gate of the p-MOSFET. When choosing a proper p-MOSFET, the $V_{GS}$ and $V_{GD}$ voltage ratings must cover the input voltage range, the drain current rating must not be lower than the maximum input current flowing into the application, and conditions of the p-MOSFET operating area must fit. If there is no intention to use an external p-MOSFET, leave the BSW pin floating. #### 8.2.3.5 Stabilizing the Control Loop #### 8.2.3.5.1 Feedforward Capacitors As a recommendation, to speed up the control loop, place feedforward capacitors in the feedback divider, parallel to R1 (boost converter) and R3 (inverting converter). Equation 11 shows how to calculate the appropriate value for the boost converter, and Equation 12 for the inverting converter. $$C9 = \frac{6.8 \ \mu s}{R1} \tag{11}$$ $$C10 = \frac{7.5 \ \mu s}{R3} \tag{12}$$ In this application example, C9 = 6.8pF and C10 = 7.5pF match the choices of R1 and R3. To avoid coupling noise into the control loop from the feedforward capacitors, it is possible to place a series resistor to limit the bandwidth of the feedforward effect. Any value between $10k\Omega$ and $100k\Omega$ is suitable. The higher the resistance, the lower the noise coupled into the control loop system. #### 8.2.3.5.2 Compensation Capacitors The device features completely internally compensated control loops for both converters. The internal feedforward system has built-in error correction which requires external capacitors. As a recommendation, use a 10nF capacitor at the CP pin of the boost converter and a 4.7nF capacitor at the CN pin of the inverting converter. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 8.2.4 Analog Supply Input Filter To ensure a noise free voltage supply of the IC, it is recommended to add an RC or LC filter between IIN and VIN pins. #### 8.2.4.1 RC-Filter For most applications an RC filter can be used with a resistance value of $100\Omega$ minimum and capacitor value of $0.1\mu$ F as in the application example Figure 8-1. #### 8.2.4.2 LC-Filter For applications where input voltages $V_1$ with a fast rising edge (slew rate $\geq 275 \text{mV/}\mu\text{s}$ ) are expected, it is recommended to replace the resistor R7 with a ferrite bead to minimize the delay between the signals on IIN and VIN. A ferrite bead with the lowest possible DCR and a proper current rating should be selected - BLM18KG101TN1 for example. A conservative approach for the current rating specification is to set it at 1.5 times or twice the maximum input current. Table 8-3. List of Ferrite Beads | VENDOR | FERRITE BEAD SERIES | | | | | | | | | | | |--------|---------------------|--|--|--|--|--|--|--|--|--|--| | Murata | BLMxKG | | | | | | | | | | | #### 8.2.5 Thermal Information Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues, such as thermal coupling, airflow, added heatsinks and convection surfaces, and the presence of heat-generating components affect the power-dissipation limits of a given component. Three basic approaches for enhancing thermal performance follow. - Improving the power dissipation capability of the PCB design - · Improving the thermal coupling of the component to the PCB - Introducing airflow to the system The recommended device junction temperature range, $T_J$ , is $-40^{\circ}C$ to $125^{\circ}C$ . The thermal resistance of the 24-pin QFN, 4-mm × 4-mm package (RGE) is $R_{\theta JA} = 34.1^{\circ}C/W$ . The recommended operating ambient temperature range for the device is $T_A = -40^{\circ}C$ to $105^{\circ}C$ . Use Equation 13 to calculate the maximum power dissipation, $P_D$ max, as a function of $T_A$ . In this equation, use $T_J = 125^{\circ}C$ to operate the device within the recommended temperature range, use $T_J = T_{(TS)}$ to determine the absolute maximum threshold when the device might go into thermal shutdown. If the maximum ambient temperature of the application is lower, more heat dissipation is possible. $$P_{D} \max = \frac{T_{J} - T_{A}}{R_{\theta J A}}$$ (13) Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 8.2.6 Application Curves Figure 8-2. Boost Converter (V<sub>POS</sub>) Efficiency vs **Output Current** Figure 8-3. Boost Converter (V<sub>POS</sub>) Efficiency vs **Output Current** Figure 8-4. Inverting Converter (V<sub>NEG</sub>) Efficiency vs | Figure 8-5. Inverting Converter (V<sub>NEG</sub>) Efficiency vs **Output Current** **Output Current** = 200mA Figure 8-10. Boost Converter (V<sub>POS</sub>) Output Ripple = 20mA Figure 8-11. Boost Converter (V<sub>POS</sub>) Output Ripple ## 8.3 Power Supply Recommendations The TPS65131-Q1 input voltage ranges from 2.7V to 5.5V. Consequently, the supply can come, for example, from a 3.3V or 5V rail. If the device starts into load during the *Soft Start* phase, the drawn input current can be higher than during post-start operation. Consider the application requirements when selecting the power supply. To avoid unintended toggling of the *Undervoltage Lockout*, connect the TPS65131-Q1 via a low-impedance path to the power supply. ## 8.4 Layout #### 8.4.1 Layout Guidelines As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. Improper layout might show the symptoms of poor line or load regulation, ground and output voltage shifts, stability issues, unsatisfying EMI behavior or worsened efficiency. Therefore, use wide and short traces for the main current paths and for the power ground tracks. The input capacitors (C1, C2, C3), output capacitors (C4, C5), the inductors (L1, L2), and the rectifying diodes (D1, D2) should be placed as close as possible to the IC to keep parasitic inductances low. Use a wide PGND plane. Connect the analog ground pin (AGND) to the PGND plane. Further, connect the PGND plane with the exposed thermal pad. Place the feedback dividers as close as possible to the control pin (boost converter) or the VREF pin (inverting converter) of the IC. Figure 8-21 provides an layout example which is recommended to be followed. #### 8.4.2 Layout Example Figure 8-21. TPS65131-Q1 Layout Recommendation ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | Changes from Revision E (March 2017) to Revision F (August 2024) | Page | |---|------------------------------------------------------------------|------| | • | Updated Device InformationTable | 1 | | _ | Opuated Device Information rable | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | hanges from Revision D (October 2014) to Revision E (March 2017) | | • | Changed Section 1 bullet text from "Qualified" toTest Guidance" and HBM classification level from "H2" to "H1C" | | • | Moved T <sub>sta</sub> spec to the Abs Max Ratings table per new data sheet standard | | • | Changed "Handling Ratings" to "ESD Ratings" and HBM Value From "±2 kV" to "±1000 V" | | • | Changed Electrical Characteristics condition statement to "This specification applies over the full recommended input voltage range $V_I = 2.7 \text{ V}$ to $5.5 \text{ V}$ and over the temperature range $T_J = -40 ^{\circ}\text{C}$ to $125 ^{\circ}\text{C}$ unless otherwise noted. Typical values apply for $V_I = 3.6 \text{ V}$ and $T_J = 25 ^{\circ}\text{C}$ ." | | • | Changed The specification applies over the full recommended input voltage range $V_I$ = 2.7 V to 5.5 V and over the temperature range $T_J$ = -40 °C to 125°C unless otherwise noted. Typical values apply for $V_I$ = 3.6 V and $T_J$ = 25° | | • | Added Section 8.2.4 description1 | | | · | Product Folder Links: TPS65131-Q1 | C | hanges from Revision C (March 2014) to Revision D (October 2014) | Page | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | • | Global editorial changes bringing the datasheet into the new format | 1 | | • | Changed max. efficiency from 89% to 91% and from 81% to 85% | | | • | Deleted "Minimum 1.25 MHz" | 1 | | • | Changed 1-µA shutdown current to typ. 0.2 µA | | | • | Added Thermal Pad to Absolute Maximum Ratings. Added min./max. values where missing | | | • | Added V <sub>(VIN)</sub> , V <sub>(INN)</sub> , V <sub>NEG</sub> , V <sub>POS</sub> , V <sub>(ENN)</sub> , V <sub>(ENP)</sub> , V <sub>(PSN)</sub> to Recommended Operating Conditions table | | | • | Changed symbol names to JEDEC compliance | | | • | Added frequency and duty cycles to Switching Characteristics table. Removed from Electrical Characteristics | | | | table | | | • | Added Rectifier Diode Selection Guide | 15 | | • | Added P-MOSFET Selection Guide | 15 | | _ | | | | _ | | _ | | _ | <u> </u> | Page | | • | Added "Electrical Characteristics tested over –40°C to 125°C Junction Temperature Range" | | | • | Added Device Information table | | | • | Deleted T <sub>A</sub> table row | | | • | Changed I <sub>NN</sub> to V <sub>INN</sub> , added pin names VIN and INN | | | • | Added pin name VPOS | | | • | Added pin name VNEG | | | • | Changed I <sub>NP</sub> to V <sub>INP</sub> , added pin name INP | | | • | Changed "between pins OUTN to V <sub>INN</sub> " to "between pins OUTN to INN" | | | • | Added operating junction temperature | | | • | Added "In applications where high power dissipation and/or poor package thermal resistance is present, t | | | | maximum ambient temperature may require derating. See Section 8.2.5 for details." | | | • | Deleted "virtual" from "Operating virtual junction temperature range" | 4 | | • | Changed Electrical Characteristics condition statement to "This specification applies over the full | | | | recommended input voltage range $V_I$ = 2.7 V to 5.5 V and over the temperature range $T_J$ = $T_A$ = -40°C to | ) _ | | | 125°C unless otherwise noted. Typical values apply for $V_I = 3.6 \text{ V}$ and $T_J = T_A = 25$ °C." | 5 | | • | Changed I <sub>LIM,min</sub> = 1800 mA to 1700 mA | | | • | Deleted V <sub>POS</sub> = 5 V (105°C) row | 5 | | • | Changed $r_{DS(on)P,max}$ (V <sub>POS</sub> = 5 V) = 300 m $\Omega$ to 390 m $\Omega$ . | 5 | | • | Changed $r_{DS(on)P,max}$ ( $V_{POS}$ = 10 V) = 200 m $\Omega$ to 230 m $\Omega$ . | 5 | | • | Changed I <sub>LIMP,min</sub> = 1800 mA to 1700 mA | 5 | | • | Changed I <sub>LIMP,max</sub> = 2200 mA to 2250 mA | 5 | | • | Added $T_A = -40^{\circ}C$ to $85^{\circ}C$ | 5 | | • | Changed minimum f = 1250 kHz to 1150 kHz | | | • | Editorially updated Block Diagram | | | • | Changed "The maximum recommended junction temperature (T <sub>J</sub> ) of the TPS65131-Q1 is 125°C." to "The | | | | recommended device junction temperature range, T <sub>J</sub> , is -40°C to 125°C." | | | • | Changed $R_{\theta JA} = 37.8$ °C/W to $R_{\theta JA} = 34.1$ °C/W | | | • | Changed "Specified regulator operation is ensured to a maximum ambient temperature T <sub>A</sub> of 105°C." to " | | | | recommended operating ambient temperature range for the device is $T_A = -40^{\circ}$ C to 105°C." | | | • | Changed "Therefore, the maximum power dissipation is about 1058 mW" to "Use Equation 13 to calculate | e the | | | maximum power dissipation, $P_D$ max, as a function of $T_A$ . In this equation, use $T_J$ = 125°C to operate the | | | | device within the recommended temperature range, use $T_J = T_{(TS)}$ to determine the absolute maximum | | | | threshold when the device might go into thermal shutdown." | | | • | Changed Equation 13 | 16 | | Changes from Revision A (November 2012) to Revision B (February 2013) | Page | |----------------------------------------------------------------------------------------------------------------|------------| | Changed CDM ESD rating from C3B to C4B | 1 | | | | | Changes from Revision * (May 2012) to Revision A (November 2012) | Page | | Changes from Revision * (May 2012) to Revision A (November 2012) • Device is going from Preview to Production | <u>_</u> _ | | <del> </del> | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Product Folder Links: TPS65131-Q1 #### 11.1 Mechanical Data **RGE0024B** ## **PACKAGE OUTLINE** # VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## **EXAMPLE BOARD LAYOUT** # RGE0024B VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD (2.45) SYMM 19 24X (0.6) 18 24X (0.25) (R0.05) 25 SYMM (3.8)20X (0.5) (Ø 0.2) TYP 12 (0.975) TYF (3.8)LAND PATTERN EXAMPLE EXPOSED METAL SHOWN SCALE:15X 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND SOLDER MASK METAL OPENING EXPOSED **EXPOSED** SOLDER MASK METAL UNDER **METAL OPENING** SOLDER MASK NON SOLDER MASK DEFINED SOLDER MASK DEFINED (PREFERRED) SOLDER MASK DETAILS NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. 4219013/A 05/2017 ## **EXAMPLE STENCIL DESIGN** # RGE0024B ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## **PACKAGE OUTLINE** # RGE0024N ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK-NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **EXAMPLE BOARD LAYOUT** ## RGE0024N ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. # **EXAMPLE STENCIL DESIGN** # RGE0024N VQFN - 1 mm max height NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 11.2 Tape and Reel Information # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TPS65131WTRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 356.0 | 356.0 | 35.0 | | TPS65131WTRGERQ1 | VQFN | RGE | 24 | 3000 | 360.0 | 360.0 | 36.0 | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated www.ti.com 23-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | TPS65131TRGERQ1 | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | (4)<br>NIPDAU | (5)<br>Level-3-260C-168 HR | -40 to 105 | 2U65131<br>Q1 | | TPS65131TRGERQ1.A | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 2U65131<br>Q1 | | TPS65131WTRGERQ1 | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 65131W<br>Q1 | | TPS65131WTRGERQ1.A | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 65131W<br>Q1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 #### OTHER QUALIFIED VERSIONS OF TPS65131-Q1: • Catalog : TPS65131 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Jul-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TPS65131WTRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 353.0 | 353.0 | 32.0 | | TPS65131WTRGERQ1 | VQFN | RGE | 24 | 3000 | 360.0 | 360.0 | 36.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated