













## TPA3116D2-Q1, TPA3118D2-Q1

SLOS862B - JULY 2015 - REVISED OCTOBER 2016

# TPA311xD2-Q1 100-W and 50-W Class-D Stereo Automotive Amplifiers

#### Features

- Supports Multiple Output Configurations
  - 2 x 50 W Into a 4- $\Omega$  BTL Load at 21 V (TPA3116D2-Q1)
  - 2 x 30 W Into an 8-Ω BTL Load at 24 V (TPA3118D2-Q1)
- Wide Voltage Range: 4.5 V to 26 V
- **Efficient Class-D Operation** 
  - >90% Power Efficiency Combined With Low Idle Loss Greatly Reduces Heat Sink Size
  - Advanced Modulation Schemes
- Multiple Switching Frequencies
  - AM Avoidance
  - Master and Slave Synchronization
  - Up to 1.2-MHz Switching Frequency
- Feedback Power-Stage Architecture With High PSRR Reduces PSU Requirements
- **Programmable Power Limit**
- Differential and Single-Ended Inputs
- Stereo BTL and Mono PBTL Modes
- Single Power Supply Reduces Component Count
- Integrated Self-Protection Circuits Including Overvoltage, Undervoltage, Overtemperature, DC-Detect, and Short Circuit With Error Reporting
- Designed for Automotive EMC Requirements
- Thermally Enhanced Packages
  - DAD (32-pin HTSSOP Pad Up)
  - DAP (32-pin HTSSOP Pad Down)
  - 40°C to 125°C Ambient Temperature Range
- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B

# 2 Applications

- Automotive Audio
- **Emergency Call**
- **Driver Notifications**

# Description

The TPA311xD2-Q1 devices are automotive stereo. efficient, digital-amplifier power stages for driving speakers up to 100 W into 2  $\Omega$  in mono. The TPA3118D2-Q1 can even drive 2  $\times$  30 W into 8  $\Omega$ without a heat sink on a dual-layer PCB. If even higher power is needed, the TPA3116D2-Q1 drives  $2 \times 50$  W into 4  $\Omega$  with a small heat sink attached to its top-side thermal pad.

The TPA311xD2-Q1 advanced oscillator and PLL circuit employ a multiple-switching-frequency option to avoid AM interference; this is achieved together with an option of either master or slave selection, making it possible to synchronize multiple devices.

The TPA311xD2-Q1 devices are fully protected against faults with short-circuit protection and thermal protection as well as overvoltage, undervoltage and dc protection. Faults are reported back to the processor to prevent devices from being damaged during overload conditions.

#### Device Information(1)

| DEVICE       | PACKAGE      | BODY SIZE (NOM)    |
|--------------|--------------|--------------------|
| TPA3116D2-Q1 | LITECOD (22) | 11.00 mm 6.20 mm   |
| TPA3118D2-Q1 | HTSSOP (32)  | 11.00 mm × 6.20 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Application Circuit**





# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Mode                           | 18 |
|---|--------------------------------------|------------------------------------------------------|----|
| 2 | Applications 1                       | 8 Application and Implementation                     | 19 |
| 3 | Description 1                        | 8.1 Application Information                          | 19 |
| 4 | Revision History2                    | 8.2 Typical Application                              | 19 |
| 5 | Pin Configuration and Functions3     | 9 Power Supply Recommendations                       | 22 |
| 6 | Specifications5                      | 10 Layout                                            | 22 |
| • | 6.1 Absolute Maximum Ratings5        | 10.1 Layout Guidelines                               | 22 |
|   | 6.2 ESD Ratings 5                    | 10.2 Layout Example                                  | 23 |
|   | 6.3 Recommended Operating Conditions | 10.3 Heat Sink Used on the EVM                       | 25 |
|   | 6.4 Thermal Information              | 11 Device and Documentation Support                  | 26 |
|   | 6.5 DC Electrical Characteristics    | 11.1 Device Support                                  | 26 |
|   | 6.6 AC Electrical Characteristics    | 11.2 Related Links                                   | 26 |
|   | 6.7 Timing Requirements              | 11.3 Receiving Notification of Documentation Updates | 26 |
|   | 6.8 Typical Characteristics8         | 11.4 Community Resources                             | 26 |
| 7 | Detailed Description 10              | 11.5 Electrostatic Discharge Caution                 | 26 |
| - | 7.1 Overview                         | 11.6 Trademarks                                      | 27 |
|   | 7.2 Functional Block Diagram         | 11.7 Glossary                                        | 27 |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information  | 27 |

# 4 Revision History

| Changes from Revision A (August 2015) to Revision B                                                                                            | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Changed Table 3, column R to GND From: Short To: Open and column R to GVDD From: Open To: Short</li> <li>Changed Figure 19</li> </ul> |      |
| Changes from Original (July 2015) to Revision A                                                                                                | Page |
| Added all information following the pin description diagrams                                                                                   |      |



# 5 Pin Configuration and Functions

DAD PowerPAD™ Package 32-Pin HTSSOP With Exposed Thermal Pad Up TPA3116D2-Q1 Top View



DAP PowerPAD™ Package 32-Pin HTSSOP With Exposed Thermal Pad Down TPA3118D2-Q1 Top View



Copyright © 2015–2016, Texas Instruments Incorporated

Product Folder Links: TPA3116D2-Q1 TPA3118D2-Q1



### **Pin Functions**

| PIN TYPE <sup>(1</sup> |                   |         | DECODINE                                                                                                                                                                                             |  |  |
|------------------------|-------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                   | NO.               | TYPE(') | DESCRIPTION                                                                                                                                                                                          |  |  |
| AM[2:0]                | 13–15             | I       | AM avoidance frequency selection                                                                                                                                                                     |  |  |
| AVCC                   | 17                | Р       | Analog supply                                                                                                                                                                                        |  |  |
| BSNL                   | 20                | BST     | Bootstrap for negative left channel output, connect to 220-nF X5R, or better ceramic cap to OUTPL                                                                                                    |  |  |
| BSNR                   | 26                | BST     | Bootstrap for negative right channel output, connect to 220-nF X5R, or better ceramic cap to OUTNR                                                                                                   |  |  |
| BSPL                   | 24                | BST     | Bootstrap for positive left channel output, connect to 220-nF X5R, or better ceramic cap to OUTNL                                                                                                    |  |  |
| BSPR                   | 30                | BST     | Bootstrap for positive right channel output, connect to 220-nF X5R or better ceramic cap to OUTPR                                                                                                    |  |  |
| FAULT                  | 3                 | DO      | General fault reporting including overtemperature, dc detect, open drain.  FAULT = High, normal operation FAULT = Low, fault condition                                                               |  |  |
| GAIN/SLV               | 8                 | I       | Selects gain and selects between master and slave modes depending on pin voltage divider.                                                                                                            |  |  |
| GND                    | 9, 22,<br>25, 28  | G       | Ground                                                                                                                                                                                               |  |  |
| GVDD                   | 7                 | PO      | Internally generated gate voltage supply. Not to be used as a supply or connected to any component other than a 1-µF X7R ceramic decoupling capacitor and the PLIMIT and GAIN/SLV resistor dividers. |  |  |
| LINN                   | 11                | I       | Negative audio input for left channel. Biased at 3 V. Connect to GND for PBTL mode.                                                                                                                  |  |  |
| LINP                   | 10                | I       | Positive audio input for left channel. Biased at 3 V. Connect to GND for PBTL mode.                                                                                                                  |  |  |
| MODSEL                 | 1                 | I       | Mode selection logic input (LOW = BD mode, HIGH = 1 SPW mode). TTL logic levels with compliance to AVCC.                                                                                             |  |  |
| MUTE                   | 12                | I       | Mute signal for fast disable or enable of outputs (HIGH = outputs Hi-Z, LOW = outputs enabled). TTL logic levels with compliance to AVCC.                                                            |  |  |
| OUTNL                  | 21                | PO      | Negative left-channel output                                                                                                                                                                         |  |  |
| OUTNR                  | 27                | PO      | Negative right-channel output                                                                                                                                                                        |  |  |
| OUTPL                  | 23                | PO      | Positive left-channel output                                                                                                                                                                         |  |  |
| OUTPR                  | 29                | PO      | Positive right-channel output                                                                                                                                                                        |  |  |
| PLIMIT                 | 6                 | I       | Power limit level adjust. Connect a resistor divider from GVDD to GND to set power limit. Connect directly to GVDD for no power limit.                                                               |  |  |
| PVCC                   | 18, 19,<br>31, 32 | Р       | Power supply                                                                                                                                                                                         |  |  |
| RINN                   | 5                 | I       | Negative audio input for right channel. Biased at 3 V.                                                                                                                                               |  |  |
| RINP                   | 4                 | I       | Positive audio input for right channel. Biased at 3 V.                                                                                                                                               |  |  |
| SD                     | 2                 | I       | Shutdown logic input for audio amp (LOW = outputs Hi-Z, HIGH = outputs enabled). TTL logic levels with compliance to AVCC.                                                                           |  |  |
| SYNC                   | 16                | DIO     | Clock input/output for synchronizing multiple class-D devices. Direction determined by GAIN/SLV pin.                                                                                                 |  |  |
| Thermal pad            |                   | G       | Connect to GND for best system performance. If not connected to GND, leave floating.                                                                                                                 |  |  |

<sup>(1)</sup> TYPE: DO = Digital output, I = Analog input, G = General ground, PO = Power output, BST = Bootstrap.

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted) (1)

|                                   |                                 | MIN  | MAX                    | UNIT |
|-----------------------------------|---------------------------------|------|------------------------|------|
| Supply voltage, V <sub>CC</sub>   | PVCC, AVCC                      | -0.3 | 30                     | V    |
|                                   | INPL, INNL, INPR, INNR          | -0.3 | 6.3                    | V    |
| Input voltage, V <sub>I</sub>     | PLIMIT, GAIN/SLV, SYNC          | -0.3 | GVDD + 0.3             | V    |
|                                   | AM0, AM1, AM2, MUTE, SD, MODSEL | -0.3 | PV <sub>CC</sub> + 0.3 | V    |
| Slew rate, maximum <sup>(2)</sup> | AM0, AM1, AM2, MUTE, SD, MODSEL |      | 10                     | V/ms |
| Operating ambient temperat        | ure, T <sub>A</sub>             | -40  | 125                    | °C   |
| Operating junction temperate      | ure range, T <sub>J</sub>       | -40  | 150                    | °C   |
| Storage temperature range,        | T <sub>stg</sub>                | -40  | 125                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                         |  |                                                         |                                 | VALUE | UNIT |
|-------------------------|--|---------------------------------------------------------|---------------------------------|-------|------|
|                         |  | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                                 | ±2000 |      |
| V <sub>(ESD)</sub> Elec |  | Charged-device model (CDM), per AEC Q100-011            | All pins                        | ±450  | V    |
|                         |  |                                                         | Corner pins (1, 16, 17, and 32) | ±450  | v    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                 |                          |                                                                                                            | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage           | PVCC, AVCC                                                                                                 | 4.5 |     | 26  | V    |
| V <sub>IH</sub> | High-level input voltage | AM0, AM1, AM2, MUTE, $\overline{SD}$ , SYNC, MODSEL                                                        | 2   |     |     | ٧    |
| V <sub>IL</sub> | Low-level input voltage  | AM0, AM1, AM2, MUTE, $\overline{SD}$ , SYNC, MODSEL                                                        |     |     | 8.0 | V    |
| V <sub>OL</sub> | Low-level output voltage | $\overline{\text{FAULT}}$ , $R_{\text{PULLUP}} = 100 \text{ k}\Omega$ , $V_{\text{(PVCC)}} = 26 \text{ V}$ |     |     | 0.8 | V    |
| I <sub>IH</sub> | High-level input current | AM0, AM1, AM2, MUTE, $\overline{SD}$ , MODSEL (V <sub>I</sub> = 2 V, V <sub>CC</sub> = 18 V)               |     |     | 50  | μΑ   |
| В               | Minimum load             | Output filter: L = 10 µH, C = 680 nF, BTL                                                                  | 3.2 | 4   |     |      |
| $R_L$           | impedance                | Output filter: L = 10 μH, C = 1 μF, PBTL                                                                   | 1.6 |     |     | Ω    |
| Lo              | Output-filter inductance | Minimum output filter inductance under short-circuit condition                                             | 1   |     |     | μH   |

<sup>(2)</sup>  $100-k\Omega$  series resistor is needed if maximum slew rate is exceeded.



#### 6.4 Thermal Information

|                        |                                              | TPA3116D2-Q1        | TPA3118D2-Q1 |      |
|------------------------|----------------------------------------------|---------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DAD                 | DAP          | UNIT |
|                        |                                              | 32 PINS             | 32 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 44.7 <sup>(2)</sup> | 32.4         | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 1.2                 | 17.2         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 21.5                | 17.3         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.2                 | 0.4          | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 21                  | 17.2         | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A                 | 1            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 DC Electrical Characteristics

 $\underline{T}_{A}$  = 25°C, AV<sub>CC</sub> = PV<sub>CC</sub> = 12 V to 24 V, R<sub>L</sub> = 4  $\Omega$  (unless otherwise noted)

|                     | PARAMETER                                               | TEST CONDITIONS                                                             | MIN  | TYP | MAX  | UNIT      |  |
|---------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|------|-----|------|-----------|--|
| Vos                 | Class-D output offset voltage (measured differentially) | V <sub>I</sub> = 0 V, gain = 36 dB                                          |      | 1.5 | 15   | mV        |  |
|                     | Ovices and supply supply                                | SD = 2 V, no load or filter, V <sub>(PVCC)</sub> = 12 V                     |      | 20  | 35   | A         |  |
| I <sub>CC</sub>     | Quiescent supply current                                | SD = 2 V, no load or filter, V <sub>(PVCC)</sub> = 24 V                     |      | 32  | 50   | mA        |  |
|                     | Quiescent supply current in shutdown                    | $\overline{SD}$ = 0.8 V, no load or filter, $V_{(PVCC)}$ = 12 V             |      | <50 |      |           |  |
| I <sub>CC(SD)</sub> | mode                                                    | $\overline{SD}$ = 0.8 V, no load or filter, $V_{(PVCC)}$ = 24 V             |      | 50  | 400  | μA        |  |
| r <sub>DS(on)</sub> | Drain-source on-state resistance, measured pin-to-pin   | $V_{(PVCC)} = 21 \text{ V}, I_O = 500 \text{ mA}, T_J = 25^{\circ}\text{C}$ |      | 120 |      | $m\Omega$ |  |
|                     |                                                         | R1 = open, R2 = 20 k $\Omega$                                               | 19   | 20  | 21   | dB        |  |
| G                   | Gain (BTL)                                              | R1 = 100 k $\Omega$ , R2 = 20 k $\Omega$                                    | 25   | 26  | 27   | ав        |  |
|                     |                                                         | R1 = 100 k $\Omega$ , R2 = 39 k $\Omega$                                    | 31   | 32  | 33   | dB        |  |
|                     |                                                         | R1 = 75 k $\Omega$ , R2 = 47 k $\Omega$                                     | 35   | 36  | 37   | иь        |  |
|                     |                                                         | R1 = 51 k $\Omega$ , R2 = 51 k $\Omega$                                     | 19   | 20  | 21   | dB        |  |
| G                   | Coin (SLV)                                              | R1 = 47 k $\Omega$ , R2 = 75 k $\Omega$                                     | 25   | 26  | 27   | uБ        |  |
| G                   | Gain (SLV)                                              | R1 = 39 k $\Omega$ , R2 = 100 k $\Omega$                                    | 31   | 32  | 33   | JD.       |  |
|                     |                                                         | R1 = 16 kΩ, R2 = 100 kΩ                                                     | 35   | 36  | 37   | dB        |  |
| t <sub>on</sub>     | Turn-on time                                            | $V_{(\overline{SD})} = 2 \text{ V}$                                         |      | 10  |      | ms        |  |
| t <sub>off</sub>    | Turn-off time                                           | V <sub>(SD)</sub> = 0.8 V                                                   |      | 2   |      | μs        |  |
| GVDD                | Gate drive supply                                       | I <sub>(GVDD)</sub> < 200 μA                                                | 6.4  | 6.9 | 7.4  | V         |  |
| Vo                  | Output voltage maximum under PLIMIT control             | $V_{(PLIMIT)} = 2 \text{ V}; V_I = 1 \text{ V}_{rms}$                       | 6.75 | 7.9 | 8.75 | V         |  |

<sup>(2)</sup> Modeled with a 15-mm x 15-mm x 2-mm copper heat slug heat sink. A better heat sink or airflow would yield a much better R<sub>θJA</sub>. Perfect heat sink results could be as low as R<sub>θJC(top)</sub> = 1.2 °C/W.



# 6.6 AC Electrical Characteristics

 $T_A$  = 25°C,  $AV_{CC}$  =  $PV_{CC}$  = 12 V to 24 V,  $R_L$  = 4  $\Omega$  (unless otherwise noted)

|       | PARAMETER                                                                | TEST CONDITIONS                                                              | MIN      | TYP  | MAX  | UNIT |
|-------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|----------|------|------|------|
| KSVR  | Power supply ripple rejection                                            | 200 mV <sub>PP</sub> ripple at 1 kHz, gain = 20 dB, inputs ac-coupled to GND |          | -70  |      | dB   |
| ם     | Continuous output power                                                  | THD+N = 10%, f = 1 kHz, $V_{(PVCC)}$ = 14.4 V                                |          | 25   |      | W    |
| Po    | Continuous output power                                                  | THD+N = 10%, f = 1 kHz, $V_{(PVCC)} = 21 \text{ V}$                          |          | 50   |      | VV   |
| THD+N | Total harmonic distortion + noise                                        | V <sub>CC</sub> = 21 V, f = 1 kHz, P <sub>O</sub> = 25 W (half-power)        |          | 0.1% |      | 1    |
| Vn    | Output integrated noise 20 Hz to 22 kHz, A-weighted filter, gain = 20 dB |                                                                              |          | 65   |      | μV   |
| VII   | Output integrated noise                                                  | 20112 to 22 ki iz, A-weighted linter, gain – 20 db                           |          | -80  |      | dBV  |
|       | Crosstalk                                                                | $V_O = 1 V_{rms}$ , gain = 20 dB, f = 1 kHz                                  |          | -100 |      | dB   |
| SNR   | Signal-to-noise ratio                                                    | Maximum output at THD+N < 1%, f = 1 kHz, gain = 20 dB, A-weighted            |          | 102  |      | dB   |
|       | Out Water for your                                                       | AM[2:0] = 000                                                                | 376      | 400  | 424  |      |
|       |                                                                          | AM[2:0] = 001                                                                | 470      | 500  | 530  |      |
|       |                                                                          | AM[2:0] = 010                                                                | 564      | 600  | 636  |      |
| £     |                                                                          | AM[2:0] = 011                                                                | 940      | 1000 | 1060 |      |
| fosc  | Oscillator frequency                                                     | AM[2:0] = 100                                                                | 1128     | 1200 | 1278 | kHz  |
|       |                                                                          | AM[2:0] = 101                                                                | Reserved |      |      |      |
|       |                                                                          | AM[2:0] = 110                                                                |          |      | i    |      |
|       |                                                                          | AM[2:0] = 111                                                                |          |      |      |      |
|       | Thermal trip point                                                       |                                                                              |          | 150  |      | °C   |
|       | Thermal hysteresis                                                       |                                                                              |          | 15   |      | °C   |
|       | Overcurrent trip point                                                   |                                                                              |          | 7.5  |      | Α    |

# 6.7 Timing Requirements

|                                                     | MIN | NOM MAX | UNIT |
|-----------------------------------------------------|-----|---------|------|
| t <sub>d</sub> Delay from MUTE rising to SD falling | 1.4 |         | 8    |



Figure 1. Timing Requirement for  $\overline{\text{SD}}$ 



## 6.8 Typical Characteristics

 $f_s = 400 \text{ kHz}$ , BD mode (unless otherwise noted)





# **Typical Characteristics (continued)**

f<sub>s</sub> = 400 kHz, BD mode (unless otherwise noted)





# 7 Detailed Description

#### 7.1 Overview

The TPA311xD2-Q1 devices are highly efficient class-D audio amplifiers with integrated 120-m $\Omega$  MOSFETs that allow output currents up to 7.5 A. The high efficiency allows the amplifier to provide an excellent audio performance without the need for a bulky heat sink.

The device can be configured for either master or slave operation by using the SYNC pin. Doing so helps to prevent audible beat noise.

## 7.2 Functional Block Diagram



### 7.3 Feature Description

# 7.3.1 Gain Setting and Master and Slave

The gain of the TPA311xD2-Q1 family is set by the voltage divider connected to the GAIN/SLV control pin. Master or slave mode is also controlled by the same pin. An internal ADC is used to detect the eight input states. The first four stages set the GAIN in master mode to gains of 20, 26, 32, and 36 dB, respectively, whereas the next four stages set the GAIN in slave mode to gains of 20, 26, 32, and 36 dB, respectively. The gain setting is latched during power up and cannot be changed while device is powered. Table 1 lists the recommended resistor values and the state and gain.

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated

30 k $\Omega$ 

15  $k\Omega$ 

 $9~k\Omega$ 

47 kΩ

39 kΩ

16  $k\Omega$ 

MA



Slave

Slave

Slave

| ASTER / SLAVE<br>MODE | GAIN  | R1 (to GND) <sup>(1)</sup> | R2 (to GVDD) <sup>(1)</sup> | INPUT IMPEDANCE |
|-----------------------|-------|----------------------------|-----------------------------|-----------------|
| Master                | 20 dB | 5.6 kΩ                     | OPEN                        | 60 kΩ           |
| Master                | 26 dB | 20 kΩ                      | 100 kΩ                      | 30 kΩ           |
| Master                | 32 dB | 39 kΩ                      | 100 kΩ                      | 15 kΩ           |
| Master                | 36 dB | 47 kΩ                      | 75 kΩ                       | 9 kΩ            |
| Slave                 | 20 dB | 51 kΩ                      | 51 kΩ                       | 60 kΩ           |

75 k $\Omega$ 

100 k $\Omega$ 

100  $k\Omega$ 

Table 1. Gain and Master or Slave

(1) Resistor tolerance should be 5% or better.

26 dB

32 dB

36 dB



Figure 12. Gain, Master or Slave

In master mode, the SYNC terminal is an output, in slave mode, SYNC terminal is an input for a clock input.

## 7.3.2 Input Impedance

The input stage of the TPA311xD2-Q1 family is a fully differential input stage, and the input impedance changes with the gain setting from 9 k $\Omega$  at 36-dB gain to 60 k $\Omega$  at 20-dB gain. Table 1 lists the values from minimimum to maximum gain. The tolerance of the input resistor value is ±20%, so the minimum value is higher than 7.2 k $\Omega$ . The inputs must be ac-coupled to minimize the output dc offset and ensure correct ramping of the output voltages during power ON and power OFF. The input ac-coupling capacitor together with the input impedance forms a high-pass filter with the following cutoff frequency:

$$f = \frac{1}{2\pi Z_i C_i} \tag{1}$$

If a flat bass response is required down to 20 Hz, the recommended cutoff frequency is a tenth of that, 2 Hz. Table 2 lists the recommended ac-coupling capacitors for each gain step. If -3 dB is accepted at 20 Hz, 10 times lower capacitors can used - for example, a 1  $\mu$ F can be used.

**Table 2. Recommended Input AC-Coupling Capacitors** 

| GAIN  | INPUT IMPEDANCE | INPUT CAPACITANCE | HIGH-PASS FILTER |
|-------|-----------------|-------------------|------------------|
| 20 dB | 60 kΩ           | 1.5 µF            | 1.8 Hz           |
| 26 dB | 30 kΩ           | 3.3 µF            | 1.6 Hz           |
| 32 dB | 15 kΩ           | 5.6 μF            | 2.3 Hz           |
| 36 dB | 9 kΩ            | 10 μF             | 1.8 Hz           |



Figure 13. Input Impedance

Copyright © 2015–2016, Texas Instruments Incorporated Submit Documentation Feedback



The input capacitors used should be a type with low leakage, like quality electrolytic, tantalum, or ceramic. If a polarized type is used, the positive connection should face the input pins, which are biased to 3 Vdc.

## 7.3.3 Start-Up and Shutdown Operation

The TPA311xD2-Q1 family employs a shutdown mode of operation designed to reduce supply current ( $I_{CC}$ ) to the absolute minimum level for power conservation during periods of nonuse. The  $\overline{SD}$  input pin should be held high (see *Recommended Operating Conditions* for  $\overline{SD}$  V<sub>IH</sub> and V<sub>IL</sub> levels) during normal operation when the amplifier is in use. Pulling  $\overline{SD}$  low sets the outputs to mute, and the amplifier enters a low-current state. It is not recommended to leave  $\overline{SD}$  unconnected, because amplifier operation would be unpredictable.

For the best power-off pop performance, place the amplifier in the shutdown mode prior to removing the power supply. The gain setting is selected at the end of the start-up cycle. At the end of the start-up cycle, the gain is selected and cannot be changed until the next power up.

#### 7.3.4 PLIMIT Operation

The TPA311xD2-Q1 family has a built-in voltage limiter that can be used to limit the output voltage level below the supply rail, the amplifier simply operates as if it was powered by a lower supply voltage, and thereby limits the output power. Add a resistor divider from GVDD to ground to set the voltage at the PLIMIT pin. An external reference may also be used if tighter tolerance is required. Add a 1-µF capacitor from the PLIMIT pin to ground to ensure stability. It is recommended to connect PLIMIT to GVDD when using 1SPW-modulation mode.



Figure 14. Power Limit Example

The PLIMIT circuit sets a limit on the output peak-to-peak voltage. The limiting is done by limiting the duty cycle to a fixed maximum value. This limit can be thought of as a *virtual* voltage rail which is lower than the supply connected to PVCC. This virtual rail is approximately 4 times the voltage at the PLIMIT pin. This output voltage can be used to calculate the maximum output power for a given maximum input voltage and speaker impedance.

$$P_{OUT} = \frac{\left( \left( \frac{R_L}{R_L + 2 \times R_S} \right) \times V_P \right)^2}{2 \times R_L}$$
 for unclipped power

where

- $P_{OUT}$  (10%THD) = 1.25 ×  $P_{OUT}$  (unclipped)
- R<sub>1</sub> is the load resistance.
- R<sub>S</sub> is the total series resistance including R<sub>DS(on)</sub> and output filter resistance.
- V<sub>P</sub> is the peak amplitude

•  $V_P = 4 \times PLIMIT \text{ voltage if PLIMIT} < 4 \times V_P$ 

(2)



Table 3. Power Limit Example

| PV <sub>CC</sub> (V) | PLIMIT VOLTAGE (V) <sup>(1)</sup> | R to GND | R to GVDD | OUTPUT VOLTAGE (V <sub>rms</sub> ) |
|----------------------|-----------------------------------|----------|-----------|------------------------------------|
| 24 V                 | GVDD                              | Open     | Short     | 17.9                               |
| 24 V                 | 3.3                               | 45 kΩ    | 51 kΩ     | 12.67                              |
| 24 V                 | 2.25                              | 24 kΩ    | 51 kΩ     | 9                                  |
| 12 V                 | GVDD                              | Open     | Short     | 10.33                              |
| 12 V                 | 2.25                              | 24 kΩ    | 51 kΩ     | 9                                  |
| 12 V                 | 1.5                               | 18 kΩ    | 68 kΩ     | 6.3                                |

<sup>(1)</sup> PLIMIT measurements taken with EVM gain set to 26 dB and input voltage set to 1  $V_{rms}$ .

### 7.3.5 GVDD Supply

The GVDD supply is used to power the gates of the output full-bridge transistors. The GVDD supply can also be used to supply the PLIMIT and GAIN/SLV voltage dividers. Decouple GVDD with an X5R ceramic 1- $\mu$ F capacitor to GND. The GVDD supply is not intended to be used for external supply. It is recommended to limit the current consumption by using resistor voltage dividers of 100 k $\Omega$  or more for GAIN/SLV and PLIMIT.

## 7.3.6 BSPx and BSNx Capacitors

The full H-bridge output stages use only NMOS transistors. Therefore, to turn on correctly they require bootstrap capacitors for the high side of each output. A 220-nF ceramic capacitor of quality X5R or better, rated for at least 16 V, must be connected from each output to its corresponding bootstrap input. (See the application circuit diagram in Figure 19.) The bootstrap capacitors connected between the BSxx pins and their corresponding outputs function as a floating power supply for the high-side N-channel power MOSFET gate-drive circuitry. During each high-side switching cycle, the bootstrap capacitors hold the gate-to-source voltage high enough to keep the high-side MOSFETs turned on.

#### 7.3.7 Differential Inputs

The differential input stage of the amplifier cancels any noise that appears on both input lines of the channel. To use the TPA311xD2-Q1 family with a differential source, connect the positive lead of the audio source to the RINP or LINP input and the negative lead from the audio source to the RINN or LINN input. To use the TPA311xD2-Q1 family with a single-ended source, ac-ground the negative input through a capacitor equal in value to the input capacitor on the positive input and apply the audio source to either input. In a single-ended input application, the unused input should be ac-grounded at the audio source instead of at the device input for best noise performance. For good transient performance, the impedance seen at each of the two differential inputs should be the same.

The impedance seen at the inputs should be limited to an RC time constant of 1 ms or less if possible. This is to allow the input dc-blocking capacitors to become completely charged during the 10-ms power-up time. If the input capacitors are not allowed to completely charge, there is some additional sensitivity to component matching which can result in a pop if the input components are not well matched.

#### 7.3.8 Device Protection System

The TPA311xD2-Q1 family contains a complete set of protection circuits to make system design efficient as well as to protect the device against any kind of permanent failures due to short circuits, overload, overtemperature, and undervoltage. The FAULT pin signals if an error is detected according to Table 4:

**Table 4. Fault Reporting** 

| FAULT                | TRIGGERING CONDITION (typical value) | FAULT | ACTION                | LATCHED OR SELF-<br>CLEARING |
|----------------------|--------------------------------------|-------|-----------------------|------------------------------|
| Overcurrent          | Output short or short to PVCC or GND | Low   | Output high impedance | Latched                      |
| Overtemperature      | T <sub>j</sub> > 150°C               | Low   | Output high impedance | Latched                      |
| Too-high dc offset   | DC output voltage                    | Low   | Output high impedance | Latched                      |
| Undervoltage on PVCC | V <sub>(PVCC)</sub> < 4.5 V          | -     | Output high impedance | Self-clearing                |
| Overvoltage on PVCC  | V <sub>(PVCC)</sub> > 27 V           | _     | Output high impedance | Self-clearing                |



#### 7.3.9 DC-Detect Protection

The TPA311xD2-Q1 family has circuitry which protects the speakers from dc current, which might occur due to defective capacitors on the input or shorts on the printed circuit board at the inputs. A dc-detect fault is reported on the FAULT pin as a low state. The dc-detect fault also causes the amplifier to shut down by changing the state of the outputs to Hi-Z.

If automatic recovery from the short-circuit protection latch is desired, connect the FAULT pin directly to the SD pin. This allows the FAULT pin function to automatically drive the SD pin low which clears the dc-detect protection latch.

A dc-detect fault is issued when the output differential duty-cycle of either channel exceeds 60% for more than 420 ms at the same polarity. For several values of the supply voltage, Table 5 shows some examples of the typical output offset voltages that trigger dc-detect protection. This feature protects the speaker from large dc currents or ac currents less than 2 Hz. To avoid nuisance faults due to the dc-detect circuit, hold the  $\overline{\text{SD}}$  pin low at power up until the signals at the inputs are stable. Also, take care to match the impedance seen at the positive and negative inputs to avoid nuisance dc-detect faults.

Table 5 lists the minimum output offset voltages required to trigger the dc detect. The outputs must remain at or above the voltage listed in the table for more than 420 ms to trigger the dc detect.

 V<sub>(PVCC)</sub> (V)
 V<sub>OS</sub> - OUTPUT OFFSET VOLTAGE (V)

 4.5
 0.96

 6
 1.3

 12
 2.6

 18
 3.9

**Table 5. DC Detect Threshold** 

## 7.3.10 Short-Circuit Protection and Automatic Recovery Feature

The TPA311xD2-Q1 family has protection from overcurrent conditions caused by a short circuit on the output stage. The short-circuit protection fault is reported on the FAULT pin as a low state. The amplifier outputs are switched to a high-impedance state when the short-circuit protection latch is engaged. The latch can be cleared by cycling the SD pin through the low state.

If automatic recovery from the short-circuit protection latch is desired, connect the FAULT pin directly to the SD pin. This allows the FAULT pin function to automatically drive the SD pin low, which clears the short-circuit protection latch.

In systems where a possibility of a permanent short from the output to PVDD or to a high-voltage battery like a car battery can occur, pull the MUTE pin low with the FAULT signal and an inverting transistor to ensure a high-Z restart, as shown in Figure 15.





Copyright © 2016, Texas Instruments Incorporated

Figure 15. MUTE Driven by Inverted FAULT

#### 7.3.11 Thermal Protection

Thermal protection on the TPA311xD2-Q1 family prevents damage to the device when the internal die temperature exceeds 150°C. There is a ±15°C tolerance on this trip point from device to device. Once the die temperature exceeds the thermal trip point, the device enters the shutdown state and the outputs are disabled. This is a latched fault.

Thermal protection faults are reported on the FAULT pin as a low state.

If automatic recovery from the thermal protection latch is desired, connect the FAULT pin directly to the SD pin. This allows the FAULT pin function to automatically drive the SD pin low, which clears the thermal protection latch.

#### 7.3.12 TPA311xD2-Q1 Modulation Scheme

The TPA311xD2-Q1 family has the option of running in either BD modulation or 1SPW modulation; this is set by the MODSEL pin.

#### 7.3.12.1 MODSEL = GND: BD Modulation

Copyright © 2015-2016, Texas Instruments Incorporated

Each output is switching from 0 volts to the supply voltage. The OUTPx and OUTNx are in phase with each other with no input so that there is little or no current in the speaker. The duty cycle of OUTPx is greater than 50% and OUTNx is less than 50% for positive output voltages. The duty cycle of OUTPx is less than 50% and OUTNx is greater than 50% for negative output voltages. The voltage across the load sits at 0 V throughout most of the switching period, reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.





# Figure 16. BD Mode Modulation

#### 7.3.12.2 MODSEL = HIGH: 1SPW Modulation

The 1SPW mode alters the normal modulation scheme in order to achieve higher efficiency with a slight penalty in THD degradation, and more attention required in the output filter selection. In 1SPW mode, the outputs operate at approximately 15% modulation during idle conditions. When an audio signal is applied, one output decreases and one increases. The decreasing output signal quickly rails to GND at which point all the audio modulation takes place through the rising output. The result is that only one output is switching during a majority of the audio cycle. Efficiency is improved in this mode due to the reduction of switching losses. The THD penalty in 1SPW mode is minimized by the high-performance feedback loop. The resulting audio signal at each half-output has a discontinuity each time the output rails to GND. This can cause ringing in the audio reconstruction filter unless care is taken in the selection of the filter components and type of filter used.

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated





Figure 17. 1SPW Mode Modulation

#### 7.3.13 AM Avoidance EMI Reduction

To reduce interference in the AM radio band, the TPA3116D2-Q1 has the ability to change the switching frequency via the AM[2:0] pins. The recommended frequencies are listed in Table 6. The fundamental frequency and its second harmonic straddle the AM radio band listed. This eliminates the tones that can be present due to the switching frequency being demodulated by the AM radio.



| <br>ahla   | _   | ΛΝΛ   | Lroa | 11 1A M | ~:~~   |
|------------|-----|-------|------|---------|--------|
| <br>41 JIE | T)_ | A IVI | FIEU |         | 1.16.5 |
| <br>~~.~   | •   |       | Freq | ~~.     |        |

| US                 | EUROPEAN              |                           |     |     |     |
|--------------------|-----------------------|---------------------------|-----|-----|-----|
| AM FREQUENCY (kHz) | AM FREQUENCY (kHz)    | SWITCHING FREQUENCY (kHz) | AM2 | AM1 | AM0 |
|                    | 522–540               |                           |     |     |     |
| 540–917            | 540–914               | 500                       | 0   | 0   | 1   |
| 917–1125           | 044 4422              | 600 (or 400)              | 0   | 1   | 0   |
| 917-1125           | 914–1122 600 (or 400) |                           | 0   | 0   | 0   |
| 1125–1375          | 1122–1373             | 500                       | 0   | 0   | 1   |
| 1375–1547          | 1373–1548             | 000 ( 400)                |     | 1   | 0   |
| 1375-1547          | 1373-1346             | 600 (or 400)              | 0   | 0   | 0   |
| 1547–1700          | 1548–1701             | 600 (or 500)              | 0   | 1   | 0   |
| 1547-1700          | 1546-1701             | 600 (or 500)              | 0   | 0   | 1   |

### 7.4 Device Functional Mode

# 7.4.1 Mono Mode (PBTL)

The TPA311xD2-Q1 family can be connected in MONO mode enabling up to 100-W output power. This is done by:

- Connecting INPL and INNL directly to ground (without capacitors) to set the device in mono mode during power up
- Connecting OUTPR and OUTNR together for the positive speaker terminal and OUTNL and OUTPL together for the negative terminal
- Applying the analog input signal to INPR and INNR



Figure 18. Mono Mode (PBTL)

Submit Documentation Feedback



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

This section describes a 2.1 master-and-slave application. The master is configured as stereo outputs and the slave is configured as a mono PBTL output.

# 8.2 Typical Application

A 2.1 solution, U1 TPA3116D2-Q1 in master mode 400 kHz, BTL, gain if 20 dB, power limit not implemented. U2 in Slave, PBTL mode gain of 20 dB. Inputs are connected for differential inputs.



# **Typical Application (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 19. Typical Application Schematic

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated



# **Typical Application (continued)**

## 8.2.1 Design Requirements

| DESIGN PARAMETERS                        | EXAMPLE VALUE                               |
|------------------------------------------|---------------------------------------------|
| Input voltage range, V <sub>(PVCC)</sub> | 4.5 V to 26 V                               |
| PWM output frequencies                   | 400 kHz, 500 kHz, 600 kHz, 1 MHz or 1.2 MHz |
| Maximum output power                     | 50 W                                        |

#### 8.2.2 Detailed Design Procedure

The TPA311xD2-Q1 family is a very flexible and easy-to-use class-D amplifier; therefore, the design process is straightforward. Before beginning the design, gather the following information regarding the audio system.

- · PVCC rail planned for the design
- Speaker or load impedance
- Maximum output-power requirement
- Desired PWM frequency

#### 8.2.2.1 Select the PWM Frequency

Set the PWM frequency by using AM0, AM1 and AM2 pins.

#### 8.2.2.2 Select the Amplifier Gain and Master or Slave Mode

In order to select the amplifier gain setting, the designer must determine the maximum power target and the speaker impedance. Once these parameters have been determined, calculate the required output-voltage swing which delivers the maximum output power.

Choose the lowest analog gain setting that produces an output-voltage swing greater than the required output swing for maximum power. The analog gain and master or slave mode can be set by selecting the voltage divider resistors (R1 and R2) on the GAIN/SLV pin.

# 8.2.2.3 Select Input Capacitance

Select the bulk capacitors at the PVCC inputs for proper voltage margin and adequate capacitance to support the power requirements. In practice, with a well-designed power supply, two  $100-\mu F$ , 50-V capacitors should be sufficient. One capacitor should be placed near the PVCC inputs at each side of the device. PVCC capacitors should be a low-ESR type because they are being used in a high-speed switching application.

#### 8.2.2.4 Select Decoupling Capacitors

Good-quality decoupling capacitors must be added at each of the PVCC inputs to provide good reliability, good audio performance, and to meet regulatory requirements. X5R or better ratings should be used in this application. Consider temperature, ripple current, and voltage overshoots when selecting decoupling capacitors. Also, these decoupling capacitors should be located near the PVCC and GND connections to the device in order to minimize series inductances.

#### 8.2.2.5 Select Bootstrap Capacitors

Each of the outputs requires bootstrap capacitors to provide gate drive for the high-side output FETs. For this design, use  $0.22-\mu F$ , 25-V capacitors of X5R quality or better.



#### 8.2.3 Application Curves



# 9 Power Supply Recommendations

The power supply requirements for the TPA3116D2-Q1 consist of one higher-voltage supply to power the output stage of the speaker amplifier. Several on-chip regulators are included on the TPA3116D2-Q1 to generate the voltages necessary for the internal circuitry of the audio path. It is important to note that the voltage regulators which have been integrated are sized only to provide the current necessary to power the internal circuitry. The external pins are provided only as a connection point for off-chip bypass capacitors to filter the supply. Connecting external circuitry to these regulator outputs may result in reduced performance and damage to the device. The high-voltage supply, between 4.5 V and 26 V, supplies the analog circuitry (AVCC) and the power stage (PVCC). The AVCC supply feeds the internal LDOs, including GVDD. The LDO outputs are connected to external pins for filtering purposes, but should not be connected to external circuits. The GVDD LDO output has been sized to provide current necessary for internal functions but not for external loading.

#### 10 Layout

#### 10.1 Layout Guidelines

Because the class-D switching edges are fast, it is necessary to take care when planning the layout of the printed circuit board. The following suggestions help to meet EMC requirements.

- Decoupling capacitors The high-frequency decoupling capacitors should be placed as close to the PVCC and AVCC terminals as possible. Large (100 μF or greater) bulk power supply decoupling capacitors should be placed near the TPA3116D2-Q1 on the PVCC supplies. Local, high-frequency bypass capacitors should be placed as close to the PVCC pins as possible. These capacitors can be connected to the IC GND pad directly for an excellent ground connection. Consider adding a small, good-quality, low-ESR ceramic capacitor between 220 pF and 1 nF and a larger mid-frequency capacitor of value between 100 nF and 1 µF, also of good quality, to the PVCC connections at each end of the chip.
- Keep the current loop from each of the outputs through the filter and back to GND as small and tight as possible. The size of this current loop determines its effectiveness as an antenna.
- Grounding The PVCC decoupling capacitors should connect to GND. All ground should be connected at the IC GND, which should be used as a central ground connection or star ground for the TPA3116D2-Q1.
- Output filter The LC filter should be placed close to the outputs. The capacitor used in the LC filter should be grounded.

22 Submit Documentation Feedback Copyright © 2015-2016, Texas Instruments Incorporated



# **Layout Guidelines (continued)**

For an example layout, see the TPA3116D2 Evaluation Module (TPA3116D2EVM) User Guide (SLOU336). Both the EVM user manual and the thermal pad application reports, SLMA002 and SLMA004, are available on the TI Web site at http://www.ti.com.

# 10.2 Layout Example



Figure 22. Layout Example Top

Copyright © 2015–2016, Texas Instruments Incorporated

Submit Documentation Feedback

# **Layout Example (continued)**



Figure 23. Layout Example Bottom

Submit Documentation Feedback

Copyright © 2015–2016, Texas Instruments Incorporated



#### 10.3 Heat Sink Used on the EVM

The heat sink (part number ATS-TI 10 OP-521-C1-R1 or equivalent) used on the EVM is a 14-mm  $\times$  25-mm  $\times$  50-mm extruded aluminum heat sink with three fins (see Figure 24). For additional information on the heat sink, go to www.qats.com.









Figure 24. EVM Heatsink

This size heat sink has shown to be sufficient for continuous output power. The crest factor of music and having airflow lowers the requirement for heat sinking, and smaller types of heat sinks can be used.



# 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7. Related Links

| PARTS        | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|-----------------------------|------------|---------------------|---------------------|---------------------|
| TPA3116D2-Q1 | Click here                  | Click here | Click here          | Click here          | Click here          |
| TPA3118D2-Q1 | Click here                  | Click here | Click here          | Click here          | Click here          |

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



### 11.6 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)   |
|-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------|
| TPA3116D2QDADRQ1      | Active | Production    | HTSSOP (DAD)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TPA<br>3116Q<br>D2 |
| TPA3116D2QDADRQ1.A    | Active | Production    | HTSSOP (DAD)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TPA<br>3116Q<br>D2 |
| TPA3118D2QDAPRQ1      | Active | Production    | HTSSOP (DAP)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TPA3118Q           |
| TPA3118D2QDAPRQ1.A    | Active | Production    | HTSSOP (DAP)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TPA3118Q           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 10-Nov-2025

### OTHER QUALIFIED VERSIONS OF TPA3116D2-Q1, TPA3118D2-Q1:

● Catalog : TPA3116D2, TPA3118D2

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Apr-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           |        | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|--------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA3116D2QDADRQ1 | HTSSOP | DAD                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |
| TPA3118D2QDAPRQ1 | HTSSOP | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

www.ti.com 29-Apr-2024



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA3116D2QDADRQ1 | HTSSOP       | DAD             | 32   | 2000 | 350.0       | 350.0      | 43.0        |
| TPA3118D2QDAPRQ1 | HTSSOP       | DAP             | 32   | 2000 | 350.0       | 350.0      | 43.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073258-2/G







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations
- design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025