









TMUX1121, TMUX1122, TMUX1123 - AUGUST 2019 - REVISED FEBRUARY 2024

# TMUX112x 5-V, Low-Leakage-Current, 1:1 (SPST), 2-Channel Precision Switches

#### 1 Features

Wide supply range: 1.08V to 5.5V

Low leakage current: 3pA Low charge injection: -1.5pC

Low on-resistance: 1.9Ω

-40°C to +125°C operating temperature

1.8V Logic compatible

Fail-safe logic

Rail to rail operation

Bidirectional signal path

Break-before-make switching

ESD protection HBM: 2000 V

# 2 Applications

- Sample-and-hold circuits
- Feedback gain switching
- Signal isolation
- Field transmitters
- Programmable logic controllers (PLC)
- Factory automation and control
- Ultrasound scanners
- Patient monitoring and diagnostics
- Electrocardiogram (ECG)
- Data acquisition systems (DAQ)
- Semiconductor test equipment
- Battery test equipment
- Instrumentation: lab, analytical, portable
- Ultrasonic smart meters: water and gas
- Optical networking
- Optical test equipment

### 3 Description

The TMUX1121, TMUX1122, and TMUX1123 are precision complementary metal-oxide semiconductor (CMOS) devices that have two independently selectable 1:1, single-pole, single-throw (SPST) switches. Wide operating supply of 1.08V to 5.5V allows for use in a broad array of applications from medical equipment to industrial systems. The device supports bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from GND to  $V_{DD}$ .

The switches of the TMUX1121 are turned on with Logic 1 on the appropriate logic control inputs, while Logic 0 is required to turn on switches in the TMUX1122. The two channels of the TMUX1123 are split with channel one supporting Logic 1, while channel two supports Logic 0. The TMUX1123 exhibits break-before-make switching, allowing the device to be used in cross-point switching applications.

The TMUX112x devices are part of the precision switches and multiplexers family. These devices have very low on and off leakage currents and low charge injection, allowing them to be used in high precision measurement applications. A low supply current of 7nA and small package options enable use in portable applications.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | CONTROL LOGIC <sup>(1)</sup>       | PACKAGE <sup>(2)</sup> |
|----------------------------|------------------------------------|------------------------|
| TMUX1122                   | Active High<br>Active Low<br>Mixed | DGK (VSSOP, 8)         |

- See Device Comparison (1)
- For more information, see Section 12 (2)







**TMUX112x Block Diagrams** 



# **Table of Contents**

| 1 Features1                                                    | 7.8 Channel-to-Channel Crosstalk                     | .17 |
|----------------------------------------------------------------|------------------------------------------------------|-----|
| 2 Applications1                                                | 7.9 Bandwidth                                        | 18  |
| 3 Description1                                                 | 8 Detailed Description                               | .19 |
| 4 Device Comparison Table2                                     | 8.1 Overview                                         | 19  |
| 5 Pin Configuration and Functions3                             | 8.2 Functional Block Diagram                         | 19  |
| 6 Specifications4                                              | 8.3 Feature Description                              | .19 |
| 6.1 Absolute Maximum Ratings4                                  | 8.4 Device Functional Modes                          | .21 |
| 6.2 ESD Ratings4                                               | 9 Application and Implementation                     | 22  |
| 6.3 Recommended Operating Conditions4                          | 9.1 Application Information                          | 22  |
| 6.4 Thermal Information5                                       | 9.2 Typical Application - Sample-and-Hold Circuit    | .22 |
| 6.5 Electrical Characteristics (V <sub>DD</sub> = 5V ±10 %)5   | 9.3 Typical Application - Switched Gain Amplifier    | .24 |
| 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3V ±10 %)6 | 9.4 Power Supply Recommendations                     | .26 |
| 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8V ±10 %)8 | 9.5 Layout                                           | 26  |
| 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2V ±10 %)9 | 10 Device and Documentation Support                  | .28 |
| 6.9 Typical Characteristics11                                  | 10.1 Documentation Support                           | 28  |
| 7 Parameter Measurement Information14                          | 10.2 Receiving Notification of Documentation Updates | .28 |
| 7.1 On-Resistance14                                            | 10.3 Support Resources                               | 28  |
| 7.2 Off-Leakage Current14                                      | 10.4 Trademarks                                      |     |
| 7.3 On-Leakage Current15                                       | 10.5 Electrostatic Discharge Caution                 | .28 |
| 7.4 Transition time15                                          | 10.6 Glossary                                        | .28 |
| 7.5 Break-Before-Make16                                        | 11 Revision History                                  | 28  |
| 7.6 Charge Injection16                                         | 12 Mechanical, Packaging, and Orderable              |     |
| 7.7 Off Isolation17                                            | Information                                          | 29  |

# **4 Device Comparison Table**

| PRODUCT  | DESCRIPTION                                                                              |
|----------|------------------------------------------------------------------------------------------|
| TMUX1121 | Low-Leakage-Current, 1:1 (SPST), 2-Channel Precision Switches (Active High)              |
| TMUX1122 | Low-Leakage-Current, 1:1 (SPST), 2-Channel Precision Switches (Active Low)               |
| TMUX1123 | Low-Leakage-Current, 1:1 (SPST), 2-Channel Precision Switches (Active High + Active Low) |



# **5 Pin Configuration and Functions**



Figure 5-1. DGK Package, 8-Pin VSSOP (Top View)

### **Table 5-1. Pin Functions**

| PIN             |     | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                      |
|-----------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | ITPE                | DESCRIPTION.49                                                                                                                                                                                  |
| S1              | 1   | I/O                 | Source pin 1. Can be an input or output.                                                                                                                                                        |
| D1              | 2   | I/O                 | Drain pin 1. Can be an input or output.                                                                                                                                                         |
| SEL2            | 3   | I                   | Logic control select pin 2. Controls channel 2 state as shown in Truth Tables.                                                                                                                  |
| GND             | 4   | Р                   | Ground (0V) reference                                                                                                                                                                           |
| S2              | 5   | I/O                 | Source pin 2. Can be an input or output.                                                                                                                                                        |
| D2              | 6   | I/O                 | Drain pin 2. Can be an input or output.                                                                                                                                                         |
| SEL1            | 7   | I                   | Logic control select pin 1. Controls channel 1 state as shown in Truth Tables.                                                                                                                  |
| V <sub>DD</sub> | 8   | Р                   | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10µF between V <sub>DD</sub> and GND. |

- (1) I = input, O = output, I/O = input and output, P = power
- (2) Refer to Section 8.4 for what to do with unused pins



# 6 Specifications

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1) (2) (3)

|                                         |                                                                                 | MIN                                     | MAX                                    | UNIT |
|-----------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------|------|
| V <sub>DD</sub>                         | Supply voltage                                                                  | -0.5                                    | 6                                      | V    |
| V <sub>SEL</sub>                        | Logic control input pin voltage (SELx)                                          | -0.5                                    | 6                                      | V    |
| I <sub>SEL</sub>                        | Logic control input pin current (SELx)                                          | -30                                     | 30                                     | mA   |
| V <sub>S</sub> or V <sub>D</sub>        | Source or drain voltage (Sx, Dx)                                                | -0.5                                    | V <sub>DD</sub> +0.5                   | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx)                                     | I <sub>DC</sub> ± 10% <sup>(4)</sup>    | $I_{DC} \pm 10\% \frac{(4)}{}$         | mA   |
| I <sub>S</sub> or I <sub>D (PEAK)</sub> | Source and drain peak current: (1ms period max, 10% duty cycle maximum) (Sx, D) | I <sub>peak</sub> ± 10 % <sup>(4)</sup> | I <sub>peak</sub> ± 10% <sup>(4)</sup> | mA   |
| T <sub>stg</sub>                        | Storage temperature                                                             | -65                                     | 150                                    | °C   |
| P <sub>tot</sub>                        | Total power dissipation <sup>(5)</sup>                                          |                                         | 300                                    | mW   |
| TJ                                      | Junction temperature                                                            |                                         | 150                                    | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.
- (3) All voltages are with respect to ground, unless otherwise specified.
- (4) Refer to Recommended Operating Conditions for I<sub>DC</sub> and I<sub>peak</sub> ratings
- (5) For DGK (VSSOP) package: Ptot derates linearly above TA=88°C by 4.87mW/°C

### 6.2 ESD Ratings

|        |                                                                                 |                                                                                          | VALUE | UNIT |
|--------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
|        | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
| V(ESD) | V <sub>(ESD)</sub> Electrostatic discharge                                      | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                  |                                                               |            | MIN                               | NOM | MAX                           | UNIT |
|----------------------------------|---------------------------------------------------------------|------------|-----------------------------------|-----|-------------------------------|------|
| $V_{DD}$                         | Positive power supply voltage                                 |            | 1.08                              |     | 5.5                           | V    |
| V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pins:       | Sx, Dx)    | 0                                 |     | $V_{DD}$                      | V    |
| V <sub>SEL</sub>                 | Logic control input pin voltage (SELx)                        |            | 0                                 |     | 5.5                           | V    |
| T <sub>A</sub>                   | Ambient temperature                                           |            | -40                               |     | 125                           | °C   |
|                                  | Signal path continuous current (source or drain pins: Sx, Dx) | Tj = 25°C  |                                   | 150 |                               | mA   |
|                                  |                                                               | Tj = 85°C  |                                   | 120 |                               | mA   |
| I <sub>DC</sub>                  |                                                               | Tj = 125°C |                                   | 60  |                               | mA   |
|                                  |                                                               | Tj = 130°C |                                   | 50  | 5.5<br>V <sub>DD</sub><br>5.5 | mA   |
|                                  |                                                               | Tj = 25°C  | -40 125 150 120 60 50 300 300 180 |     | mA                            |      |
|                                  | Peak current through switch(1ms period max, 10%               | Tj = 85°C  |                                   | 300 |                               | mA   |
| I <sub>peak</sub>                | duty cycle maximum)                                           | Tj = 125°C |                                   | 180 |                               | mA   |
|                                  |                                                               | Tj = 130°C |                                   | 160 | 5.5<br>V <sub>DD</sub><br>5.5 | mA   |



### **6.4 Thermal Information**

| (4)                   |                                              | TMUX1121 / TMUX1122 /<br>TMUX1123 |      |
|-----------------------|----------------------------------------------|-----------------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP)                       | UNIT |
|                       |                                              | 8 PINS                            |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 205.5                             | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 91.7                              | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 127.0                             | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 25.9                              | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 125.3                             | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %)

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)

|                                    | PARAMETER                                 | TEST CONDITIONS                                      | TA              | MIN   | TYP    | MAX   | UNIT |
|------------------------------------|-------------------------------------------|------------------------------------------------------|-----------------|-------|--------|-------|------|
| ANALC                              | OG SWITCH                                 |                                                      | '               |       |        |       |      |
|                                    |                                           | $V_S = 0V \text{ to } V_{DD}$                        | 25°C            |       | 1.9    | 4     | Ω    |
| R <sub>ON</sub>                    | On-resistance                             | I <sub>SD</sub> = 10mA                               | -40°C to +85°C  |       |        | 4.5   | Ω    |
|                                    |                                           | Refer to Section 7.1                                 | -40°C to +125°C |       |        | 4.9   | Ω    |
|                                    |                                           | $V_S = 0V \text{ to } V_{DD}$                        | 25°C            |       | 0.13   |       | Ω    |
| $\Delta R_{ON}$                    | On-resistance matching between channels   | I <sub>SD</sub> = 10mA                               | -40°C to +85°C  |       |        | 0.4   | Ω    |
|                                    | Chambis                                   | Refer to Section 7.1                                 | -40°C to +125°C |       |        | 0.5   | Ω    |
|                                    |                                           | V <sub>S</sub> = 0V to V <sub>DD</sub>               | 25°C            |       | 0.85   |       | Ω    |
| R <sub>ON</sub>                    | On-resistance flatness                    | I <sub>SD</sub> = 10mA                               | -40°C to +85°C  |       |        | 1.6   | Ω    |
| FLAT                               |                                           | Refer to Section 7.1                                 | -40°C to +125°C |       |        | 1.6   | Ω    |
|                                    | Source off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 5V                                 | 25°C            | -0.08 | ±0.003 | 0.08  | nA   |
| la (acc)                           |                                           | Switch Off<br>V <sub>D</sub> = 4.5V / 1.5V           | -40°C to +85°C  | -0.3  |        | 0.3   | nA   |
| I <sub>S(OFF)</sub>                |                                           | $V_S = 1.5V / 4.5V$<br>Refer to Section 7.2          | -40°C to +125°C | -0.9  |        | 0.9   | nA   |
|                                    | Drain off leakage current <sup>(1)</sup>  | $V_{DD} = 5V$<br>Switch Off<br>$V_{D} = 4.5V / 1.5V$ | 25°C            | -0.08 | ±0.003 | 0.08  | nA   |
| I <sub>D(OFF)</sub>                |                                           |                                                      | -40°C to +85°C  | -0.3  |        | 0.3   | nA   |
| ID(OFF)                            |                                           | $V_S = 1.5V / 4.5V$<br>Refer to Section 7.2          | -40°C to +125°C | -0.9  |        | 0.9   | nA   |
|                                    |                                           | V <sub>DD</sub> = 5V                                 | 25°C            | -0.1  | ±0.003 | 0.1   | nA   |
| I <sub>D(ON)</sub>                 | Channel on leakage current                | Switch On $V_D = V_S = 4.5V / 1.5V$                  | -40°C to +85°C  | -0.35 |        | 0.35  | nA   |
| I <sub>S(ON)</sub>                 |                                           | Refer to Section 7.3                                 | -40°C to +125°C | -2    |        | 2     | nA   |
| LOGIC                              | INPUTS (SELx)                             |                                                      | <u>'</u>        | -     |        |       |      |
| V <sub>IH</sub>                    | Input logic high                          |                                                      | -40°C to +125°C | 1.49  |        | 5.5   | V    |
| V <sub>IL</sub>                    | Input logic low                           |                                                      | -40°C to +125°C | 0     |        | 0.87  | V    |
| I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current                     |                                                      | 25°C            |       | ±0.005 |       | μΑ   |
| I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current                     |                                                      | -40°C to +125°C |       |        | ±0.05 | μΑ   |
| C <sub>IN</sub>                    | Logic input capacitance                   |                                                      | 25°C            |       | 1      |       | pF   |
|                                    | Logic input capacitance                   |                                                      | -40°C to +125°C |       |        | 2     | pF   |

# 6.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) (continued)

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)

|                                      | PARAMETER                              | TEST CONDITIONS                                                     | TA              | MIN | TYP   | MAX | UNIT |
|--------------------------------------|----------------------------------------|---------------------------------------------------------------------|-----------------|-----|-------|-----|------|
|                                      | \/                                     | 1                                                                   | 25°C            |     | 0.007 |     | μA   |
| I <sub>DD</sub>                      | V <sub>DD</sub> supply current         | Logic inputs = 0V or 5.5V                                           | -40°C to +125°C |     |       | 1   | μΑ   |
| DYNA                                 | IIC CHARACTERISTICS                    |                                                                     |                 |     |       | •   |      |
|                                      |                                        | V <sub>S</sub> = 3V                                                 | 25°C            |     | 12    |     | ns   |
| t <sub>TRAN</sub>                    | Transition time between channels       | $R_L = 200\Omega$ , $C_L = 15pF$                                    | -40°C to +85°C  |     |       | 17  | ns   |
|                                      |                                        | Refer to Section 7.4                                                | -40°C to +125°C |     |       | 18  | ns   |
|                                      |                                        | V <sub>S</sub> = 3V                                                 | 25°C            |     | 8     |     | ns   |
| topen                                | Break before make time (TMUX1123 Only) | $R_L = 200\Omega$ , $C_L = 15pF$                                    | -40°C to +85°C  | 1   |       |     | ns   |
| (BBM)                                | (Timestrize Stuy)                      | Refer to Section 7.5                                                | -40°C to +125°C | 1   |       |     | ns   |
| Q <sub>C</sub>                       | Charge Injection                       | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Section 7.6       | 25°C            |     | -1.5  |     | рС   |
|                                      | Off Isolation                          | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.7  | 25°C            |     | -62   |     | dB   |
| O <sub>ISO</sub>                     |                                        | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.7 | 25°C            |     | -40   |     | dB   |
| V                                    | Crosstalk                              | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.8  | 25°C            |     | -100  |     | dB   |
| X <sub>TALK</sub>                    |                                        | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.8 | 25°C            |     | -90   |     | dB   |
| BW                                   | Bandwidth                              | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Section 7.9              | 25°C            |     | 300   |     | MHz  |
| C <sub>SOFF</sub>                    | Source off capacitance                 | f = 1MHz                                                            | 25°C            |     | 6     |     | pF   |
| C <sub>DOFF</sub>                    | Drain off capacitance                  | f = 1MHz                                                            | 25°C            |     | 10    |     | pF   |
| C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance                         | f = 1MHz                                                            | 25°C            |     | 18    |     | pF   |

<sup>(1)</sup> When  $V_S$  is 4.5V,  $V_D$  is 1.5V or when  $V_S$  is 1.5V,  $V_D$  is 4.5V.

# 6.6 Electrical Characteristics (V<sub>DD</sub> = 3.3V ±10 %)

at  $T_A = 25$ °C,  $V_{DD} = 3.3V$  (unless otherwise noted)

|                         | PARAMETER                               | TEST CONDITIONS                                                                          | TA              | MIN | TYP  | MAX | UNIT |  |  |  |
|-------------------------|-----------------------------------------|------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|--|--|--|
| ANALOG SWITCH           |                                         |                                                                                          |                 |     |      |     |      |  |  |  |
|                         |                                         | $V_S = 0V \text{ to } V_{DD}$                                                            | 25°C            |     | 3.7  | 8.8 | Ω    |  |  |  |
| $R_{ON}$                | On-resistance                           | I <sub>SD</sub> = 10mA                                                                   | -40°C to +85°C  |     | -    | 9.5 | Ω    |  |  |  |
|                         |                                         | Refer to Section 7.1                                                                     | -40°C to +125°C |     |      | 9.8 | Ω    |  |  |  |
|                         |                                         | V <sub>S</sub> = 0V to V <sub>DD</sub><br>I <sub>SD</sub> = 10mA<br>Refer to Section 7.1 | 25°C            |     | 0.13 |     | Ω    |  |  |  |
| $\Delta R_{ON}$         | On-resistance matching between channels |                                                                                          | -40°C to +85°C  |     |      | 0.4 | Ω    |  |  |  |
|                         | Chamieis                                |                                                                                          | -40°C to +125°C |     |      | 0.5 | Ω    |  |  |  |
|                         |                                         | V <sub>S</sub> = 0V to V <sub>DD</sub><br>I <sub>SD</sub> = 10mA<br>Refer to Section 7.1 | 25°C            |     | 1.9  |     | Ω    |  |  |  |
| R <sub>ON</sub><br>FLAT | On-resistance flatness                  |                                                                                          | -40°C to +85°C  |     | 2    |     | Ω    |  |  |  |
|                         |                                         |                                                                                          | -40°C to +125°C |     | 2.2  |     | Ω    |  |  |  |



# 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) (continued)

at  $T_{\Delta} = 25^{\circ}$ C,  $V_{DD} = 3.3$ V (unless otherwise noted)

|                                    | PARAMETER                                 | TEST CONDITIONS                                                     | TA              | MIN   | TYP    | MAX   | UNIT |
|------------------------------------|-------------------------------------------|---------------------------------------------------------------------|-----------------|-------|--------|-------|------|
|                                    |                                           | V <sub>DD</sub> = 3.3V                                              | 25°C            | -0.05 | ±0.001 | 0.05  | nA   |
|                                    | Source off leakage aureant(1)             | Switch Off                                                          | -40°C to +85°C  | -0.2  |        | 0.2   | nA   |
| I <sub>S(OFF)</sub>                | Source off leakage current <sup>(1)</sup> | $V_D = 3V / 1V$<br>$V_S = 1V / 3V$<br>Refer to Section 7.2          | -40°C to +125°C | -0.9  |        | 0.9   | nA   |
|                                    |                                           | V <sub>DD</sub> = 3.3V                                              | 25°C            | -0.05 | ±0.001 | 0.05  | nA   |
|                                    | Drain off leakage current <sup>(1)</sup>  | Switch Off<br>V <sub>D</sub> = 3V / 1V                              | -40°C to +85°C  | -0.2  |        | 0.2   | nA   |
| I <sub>D(OFF)</sub>                | Diam on leakage current                   | $V_S = 3V / 3V$<br>Refer to Section 7.2                             | -40°C to +125°C | -0.9  |        | 0.9   | nA   |
|                                    |                                           | V <sub>DD</sub> = 3.3V                                              | 25°C            | -0.1  | ±0.003 | 0.1   | nA   |
| $I_{D(ON)}$                        | Channel on leakage current                | Switch On                                                           | -40°C to +85°C  | -0.35 |        | 0.35  | nA   |
| I <sub>S(ON)</sub>                 | _                                         | $V_D = V_S = 3V / 1V$<br>Refer to Section 7.3                       | -40°C to +125°C | -2    |        | 2     | nA   |
| LOGIC                              | INPUTS (SELx)                             | l .                                                                 | I               | 1     |        |       |      |
| V <sub>IH</sub>                    | Input logic high                          |                                                                     | -40°C to +125°C | 1.35  |        | 5.5   | V    |
| V <sub>IL</sub>                    | Input logic low                           |                                                                     | -40°C to +125°C | 0     |        | 0.8   | V    |
| I <sub>IH</sub>                    |                                           |                                                                     |                 |       | 10.005 |       |      |
| I <sub>IL</sub>                    | Input leakage current                     |                                                                     | 25°C            |       | ±0.005 |       | μA   |
| l <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current                     |                                                                     | -40°C to +125°C |       |        | ±0.05 | μΑ   |
| C <sub>IN</sub>                    | Logic input capacitance                   |                                                                     | 25°C            |       | 1      |       | pF   |
| C <sub>IN</sub>                    | Logic input capacitance                   |                                                                     | -40°C to +125°C |       |        | 2     | pF   |
| POWER                              | SUPPLY                                    |                                                                     |                 |       |        |       |      |
|                                    | V                                         | Logic inputs = 0\/ or F F\/                                         | 25°C            |       | 0.004  |       | μA   |
| I <sub>DD</sub>                    | V <sub>DD</sub> supply current            | Logic inputs = 0V or 5.5V                                           | -40°C to +125°C |       |        | 1     | μΑ   |
| DYNAN                              | IIC CHARACTERISTICS                       |                                                                     |                 |       |        | •     |      |
|                                    |                                           | V <sub>S</sub> = 2V                                                 | 25°C            |       | 14     |       | ns   |
| t <sub>TRAN</sub>                  | Transition time between channels          | $R_L = 200\Omega$ , $C_L = 15pF$<br>Refer to Section 7.4            | -40°C to +85°C  |       |        | 20    | ns   |
|                                    |                                           |                                                                     | -40°C to +125°C |       |        | 22    | ns   |
|                                    |                                           | V <sub>S</sub> = 2V                                                 | 25°C            |       | 9      |       | ns   |
| t <sub>OPEN</sub>                  | Break before make time (TMUX1123 Only)    | $R_L = 200\Omega$ , $C_L = 15pF$                                    | -40°C to +85°C  | 1     |        |       | ns   |
| (BBM)                              | (TWOXT123 Offiy)                          | Refer to Section 7.5                                                | -40°C to +125°C | 1     |        |       | ns   |
| Q <sub>C</sub>                     | Charge Injection                          | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Section 7.6       | 25°C            |       | -1.5   |       | рС   |
| 0                                  | Off localistics                           | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.7  | 25°C            |       | -62    |       | dB   |
| O <sub>ISO</sub>                   | Off Isolation                             | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.7 | 25°C            |       | -40    |       | dB   |
| v                                  | Connectable                               | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.8  | 25°C            |       | -100   |       | dB   |
| X <sub>TALK</sub>                  | Crosstalk                                 | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.8 | 25°C            |       | -90    |       | dB   |
| BW                                 | Bandwidth                                 | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Section 7.9              | 25°C            |       | 300    |       | MHz  |
| C <sub>SOFF</sub>                  | Source off capacitance                    | f = 1MHz                                                            | 25°C            |       | 6      |       | pF   |
| C <sub>DOFF</sub>                  | Drain off capacitance                     | f = 1MHz                                                            | 25°C            |       | 10     |       | pF   |



# 6.6 Electrical Characteristics (V<sub>DD</sub> = 3.3V ±10 %) (continued)

at  $T_A = 25$ °C,  $V_{DD} = 3.3V$  (unless otherwise noted)

|                                      | PARAMETER      | TEST CONDITIONS | TA   | MIN | TYP | MAX | UNIT |
|--------------------------------------|----------------|-----------------|------|-----|-----|-----|------|
| C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz        | 25°C |     | 18  |     | pF   |

<sup>(1)</sup> When  $V_S$  is 3V,  $V_D$  is 1V or when  $V_S$  is 1V,  $V_D$  is 3V.

# 6.7 Electrical Characteristics ( $V_{DD} = 1.8V \pm 10 \%$ )

at  $T_{\Delta} = 25$ °C,  $V_{DD} = 1.8$ V (unless otherwise noted)

|                                                  | 25°C, V <sub>DD</sub> = 1.8V (unless otherw<br>PARAMETER | RAMETER TEST CONDITIONS TA MIN TYP MAX              |                 |       |        |       | UNIT |
|--------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-----------------|-------|--------|-------|------|
| ANALC                                            | OG SWITCH                                                |                                                     |                 |       |        |       |      |
|                                                  |                                                          | $V_S = 0V \text{ to } V_{DD}$                       | 25°C            |       | 40     |       | Ω    |
| R <sub>ON</sub>                                  | On-resistance                                            | $I_{SD} = 10 \text{mA}$                             | -40°C to +85°C  |       |        | 80    | Ω    |
|                                                  |                                                          | Refer to Section 7.1                                | -40°C to +125°C |       |        | 80    | Ω    |
|                                                  |                                                          | $V_S = 0V \text{ to } V_{DD}$                       | 25°C            |       | 0.4    |       | Ω    |
| /\RON                                            | On-resistance matching between channels                  | I <sub>SD</sub> = 10mA                              | -40°C to +85°C  |       |        | 80    | Ω    |
|                                                  | Chameis                                                  | Refer to Section 7.1                                | -40°C to +125°C |       |        | 1.5   | Ω    |
|                                                  |                                                          | V <sub>DD</sub> = 1.98V                             | 25°C            | -0.05 | ±0.001 | 0.05  | nA   |
| l.,                                              | Source off leakage current <sup>(1)</sup>                | Switch Off<br>V <sub>D</sub> = 1.62 V / 1V          | -40°C to +85°C  | -0.2  |        | 0.2   | nA   |
| Source off leakage current(1)                    | $V_S = 1V / 1.62 V$<br>Refer to Section 7.2              | -40°C to +125°C                                     | -0.9            |       | 0.9    | nA    |      |
|                                                  |                                                          | V <sub>DD</sub> = 1.98V                             | 25°C            | -0.05 | ±0.001 | 0.05  | nA   |
| Invoces                                          | Drain off leakage current <sup>(1)</sup>                 | Switch Off<br>V <sub>D</sub> = 1.62 V / 1V          | -40°C to +85°C  | -0.2  |        | 0.2   | nA   |
| I <sub>D(OFF)</sub> Drain off leakage current(1) | $V_S = 1V / 1.62 V$<br>Refer to Section 7.2              | -40°C to +125°C                                     | -0.9            |       | 0.9    | nA    |      |
| I <sub>D(ON)</sub><br>I <sub>S(ON)</sub>         |                                                          | V <sub>DD</sub> = 1.98V                             | 25°C            | -0.1  | ±0.003 | 0.1   | nA   |
|                                                  | Channel on leakage current                               | Switch On $V_D = V_S = 1.62 \text{ V} / 1 \text{V}$ | -40°C to +85°C  | -0.35 |        | 0.35  | nA   |
| ·S(ON)                                           |                                                          | Refer to Section 7.3                                | -40°C to +125°C | -2    |        | 2     | nA   |
| LOGIC                                            | INPUTS (SELx)                                            |                                                     |                 |       |        | ,     |      |
| V <sub>IH</sub>                                  | Input logic high                                         |                                                     | -40°C to +125°C | 1.07  |        | 5.5   | V    |
| V <sub>IL</sub>                                  | Input logic low                                          |                                                     | -40°C to +125°C | 0     |        | 0.68  | V    |
| I <sub>IH</sub><br>I <sub>IL</sub>               | Input leakage current                                    |                                                     | 25°C            |       | ±0.005 |       | μΑ   |
| I <sub>IH</sub><br>I <sub>IL</sub>               | Input leakage current                                    |                                                     | -40°C to +125°C |       |        | ±0.05 | μΑ   |
| C <sub>IN</sub>                                  | Logic input capacitance                                  |                                                     | 25°C            |       | 1      |       | pF   |
| C <sub>IN</sub>                                  | Logic input capacitance                                  |                                                     | -40°C to +125°C |       |        | 2     | pF   |
| POWE                                             | R SUPPLY                                                 |                                                     |                 |       |        |       |      |
|                                                  | V <sub>DD</sub> supply current                           | Logic inputs = 0V or 5.5V                           | 25°C            |       | 0.001  |       | μΑ   |
| I <sub>DD</sub>                                  | V <sub>DD</sub> supply current                           | Logic inputs – 0v or 5.5v                           | -40°C to +125°C |       |        | 0.85  | μΑ   |
| DYNAN                                            | IIC CHARACTERISTICS                                      |                                                     |                 |       |        |       |      |
|                                                  |                                                          | V <sub>S</sub> = 1V                                 | 25°C            |       | 25     |       | ns   |
| t <sub>TRAN</sub>                                | Transition time between channels                         | $R_L = 200\Omega$ , $C_L = 15pF$                    | –40°C to +85°C  |       |        | 44    | ns   |
|                                                  |                                                          | Refer to Section 7.4                                | -40°C to +125°C |       |        | 44    | ns   |
|                                                  | 5 11 ( ) ;                                               | V <sub>S</sub> = 1V                                 | 25°C            |       | 17     |       | ns   |
| t <sub>open</sub><br>(BBM)                       | Break before make time (TMUX1123 Only)                   | $R_L = 200\Omega$ , $C_L = 15pF$                    | –40°C to +85°C  | 1     |        |       | ns   |
| (DDIVI)                                          | ,,                                                       | Refer to Section 7.5                                | -40°C to +125°C | 1     |        |       | ns   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 6.7 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) (continued)

at  $T_A = 25$ °C,  $V_{DD} = 1.8V$  (unless otherwise noted)

|                                      | PARAMETER              | TEST CONDITIONS                                                     | TA   | MIN TYP MAX | UNIT |
|--------------------------------------|------------------------|---------------------------------------------------------------------|------|-------------|------|
| Q <sub>C</sub>                       | Charge Injection       | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Section 7.6       | 25°C | -0.5        | pC   |
| 0                                    | Off Isolation          | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.7  | 25°C | -62         | dB   |
| O <sub>ISO</sub>                     | Oil isolation          | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.7 | 25°C | -40         | dB   |
| V                                    | Connectelle            | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.8  | 25°C | -100        | dB   |
| X <sub>TALK</sub>                    | Crosstalk              | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.8 | 25°C | -90         | dB   |
| BW                                   | Bandwidth              | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Section 7.9              | 25°C | 300         | MHz  |
| C <sub>SOFF</sub>                    | Source off capacitance | f = 1MHz                                                            | 25°C | 6           | pF   |
| C <sub>DOFF</sub>                    | Drain off capacitance  | f = 1MHz                                                            | 25°C | 10          | pF   |
| C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance         | f = 1MHz                                                            | 25°C | 18          | pF   |

<sup>(1)</sup> When  $V_S$  is 1.62 V,  $V_D$  is 1V or when  $V_S$  is 1V,  $V_D$  is 1.62 V.

# 6.8 Electrical Characteristics (V<sub>DD</sub> = 1.2V ±10 %)

|                                                               | PARAMETER                                 | TEST CONDITIONS                           | TA              | TA MIN TYP MAX |        |        |                  |
|---------------------------------------------------------------|-------------------------------------------|-------------------------------------------|-----------------|----------------|--------|--------|------------------|
| ANALO                                                         | G SWITCH                                  |                                           |                 |                |        |        |                  |
|                                                               |                                           | $V_S = 0V \text{ to } V_{DD}$             | 25°C            |                | 70     |        | Ω                |
| R <sub>ON</sub>                                               | On-resistance                             | $I_{SD} = 10 \text{mA}$                   | -40°C to +85°C  |                |        | 105    | Ω                |
|                                                               |                                           | Refer to Section 7.1                      | -40°C to +125°C |                |        | 105    | Ω                |
|                                                               |                                           | $V_S = 0V \text{ to } V_{DD}$             | 25°C            |                | 0.4    |        | Ω                |
| ΔR <sub>ON</sub> On-resistance matching between channels      |                                           | I <sub>SD</sub> = 10mA                    | –40°C to +85°C  |                |        | 1.5    | Ω                |
|                                                               | Refer to Section 7.1                      | -40°C to +125°C                           |                 |                | 1.5    | Ω      |                  |
| I <sub>S(OFF)</sub> Source off leakage current <sup>(1)</sup> |                                           | V <sub>DD</sub> = 1.32 V                  | 25°C            | -0.05          | ±0.001 | 0.05   | nA               |
|                                                               | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V  | -40°C to +85°C  | -0.2           |        | 0.2    | Ω<br>Ω<br>Ω<br>Ω |
|                                                               | Source on leakage current                 | $V_S = 0.8V / 1V$<br>Refer to Section 7.2 | -40°C to +125°C | -0.9           |        | 0.9    | nA               |
|                                                               |                                           | V <sub>DD</sub> = 1.32 V                  | 25°C            | -0.05          | ±0.001 | 0.05 n | nA               |
| I <sub>D(OFF)</sub>                                           | Drain off leakage current <sup>(1)</sup>  | Switch Off<br>V <sub>D</sub> = 1V / 0.8V  | –40°C to +85°C  | -0.2           |        | 0.2    | nA               |
| ID(OFF)                                                       | Brain on leakage current                  | $V_S = 0.8V / 1V$<br>Refer to Section 7.2 | -40°C to +125°C | -0.9           |        | 0.9    | nA               |
|                                                               |                                           | V <sub>DD</sub> = 1.32 V                  | 25°C            | -0.1           | ±0.003 | 0.1    | nA               |
| I <sub>D(ON)</sub>                                            | Channel on leakage current                | Switch On $V_D = V_S = 1V / 0.8V$         | -40°C to +85°C  | -0.35          |        | 0.35   | nA               |
| I <sub>S(ON)</sub>                                            |                                           | Refer to Section 7.3                      | -40°C to +125°C | -2             |        | 2      | nA               |
| LOGIC                                                         | INPUTS (SELx)                             |                                           |                 | -              |        |        |                  |
| V <sub>IH</sub>                                               | Input logic high                          |                                           | -40°C to +125°C | 0.96           |        | 5.5    | V                |
| V <sub>IL</sub>                                               | Input logic low                           |                                           | -40°C to +125°C | 0              |        | 0.36   | V                |
| I <sub>IH</sub><br>I <sub>IL</sub>                            | Input leakage current                     |                                           | 25°C            |                | ±0.005 |        | μA               |



# 6.8 Electrical Characteristics (V<sub>DD</sub> = 1.2V ±10 %) (continued)

|                                      | PARAMETER                              | TEST CONDITIONS                                                     | TA              | MIN TYP | MAX   | UNIT |
|--------------------------------------|----------------------------------------|---------------------------------------------------------------------|-----------------|---------|-------|------|
| I <sub>IH</sub><br>I <sub>IL</sub>   | Input leakage current                  |                                                                     | -40°C to +125°C |         | ±0.05 | μA   |
| C <sub>IN</sub>                      | Logic input capacitance                |                                                                     | 25°C            | 1       |       | pF   |
| C <sub>IN</sub>                      | Logic input capacitance                |                                                                     | -40°C to +125°C |         | 2     | pF   |
| POWE                                 | RSUPPLY                                |                                                                     |                 | •       |       |      |
|                                      | V cumply current                       | Logic inputs = 0\/ or F F\/                                         | 25°C            | 0.001   |       | μΑ   |
| I <sub>DD</sub>                      | V <sub>DD</sub> supply current         | Logic inputs = 0V or 5.5V                                           | -40°C to +125°C |         | 0.7   | μΑ   |
| DYNA                                 | IC CHARACTERISTICS                     |                                                                     | '               |         |       |      |
|                                      |                                        | V <sub>S</sub> = 1V                                                 | 25°C            | 55      |       | ns   |
| t <sub>TRAN</sub>                    | Transition time between channels       | $R_L = 200\Omega$ , $C_L = 15pF$                                    | -40°C to +85°C  |         | 190   | ns   |
|                                      |                                        | Refer to Section 7.4                                                | -40°C to +125°C |         | 190   | ns   |
|                                      |                                        | V <sub>S</sub> = 1V                                                 | 25°C            | 28      |       | ns   |
| topen                                | Break before make time (TMUX1123 Only) | $R_L = 200\Omega$ , $C_L = 15pF$                                    | -40°C to +85°C  | 1       |       | ns   |
| (BBM)                                | (TWOXT123 Offiy)                       | Refer to Section 7.5                                                | -40°C to +125°C | 1       |       | ns   |
| Q <sub>C</sub>                       | Charge Injection                       | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Section 7.6       | 25°C            | -0.5    |       | рС   |
|                                      |                                        | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.7  | 25°C            | -62     |       | dB   |
| O <sub>ISO</sub>                     | Off Isolation                          | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.7 | 25°C            | -40     |       | dB   |
| V                                    | Ou stalls                              | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Section 7.8  | 25°C            | -100    |       | dB   |
| X <sub>TALK</sub>                    | Crosstalk                              | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Section 7.8 | 25°C            | -90     |       | dB   |
| BW                                   | Bandwidth                              | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Section 7.9              | 25°C            | 300     |       | MHz  |
| C <sub>SOFF</sub>                    | Source off capacitance                 | f = 1MHz                                                            | 25°C            | 6       |       | pF   |
| C <sub>DOFF</sub>                    | Drain off capacitance                  | f = 1MHz                                                            | 25°C            | 10      |       | pF   |
| C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance                         | f = 1MHz                                                            | 25°C            | 18      |       | pF   |

<sup>(1)</sup> When  $V_S$  is 1V,  $V_D$  is 0.8V or when  $V_S$  is 0.8V,  $V_D$  is 1V.



#### 6.9 Typical Characteristics

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)





#### 6.9 Typical Characteristics (continued)

at  $T_A = 25$ °C,  $V_{DD} = 5V$  (unless otherwise noted)





# **6.9 Typical Characteristics (continued)**

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)



#### 7 Parameter Measurement Information

#### 7.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. The measurement setup used to measure  $R_{ON}$  is shown in Figure 7-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and  $R_{ON}$  is computed with  $R_{ON} = V / I_{SD}$ :



Figure 7-1. On-Resistance Measurement Setup

### 7.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- 1. Source off-leakage current
- 2. Drain off-leakage current

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

The setup used to measure both off-leakage currents is shown in Figure 7-2.



Figure 7-2. Off-Leakage Measurement Setup

#### 7.3 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement. Figure 7-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



Figure 7-3. On-Leakage Measurement Setup

#### 7.4 Transition time

Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 7-4 shows the setup used to measure transition time, denoted by the symbol  $t_{TRANSITION}$ .



Figure 7-4. Transition-Time Measurement Setup



#### 7.5 Break-Before-Make

The TMUX1123 has break-before-make delay which allows the device to be used in cross-point switching application. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 7-5 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>.



Figure 7-5. Break-Before-Make Delay Measurement Setup

#### 7.6 Charge Injection

The TMUX112x devices have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_C$ . Figure 7-6 shows the setup used to measure charge injection from source (Sx) to drain (Dx).



Figure 7-6. Charge-Injection Measurement Setup



#### 7.7 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. The characteristic impedance,  $Z_0$ , for the measurement is  $50\Omega$ . Figure 7-7 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation.



Figure 7-7. Off Isolation Measurement Setup

Off Isolation = 
$$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$
 (1)

### 7.8 Channel-to-Channel Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (Dx) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. The characteristic impedance,  $Z_0$ , for the measurement is  $50\Omega$ . Figure 7-8 shows the setup used to measure, and the equation used to compute crosstalk.



Figure 7-8. Channel-to-Channel Crosstalk Measurement Setup

Channel-to-Channel Crosstalk =  $20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$  (2)



#### 7.9 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (Dx) of the device. The characteristic impedance,  $Z_0$ , for the measurement is  $50\Omega$ . Figure 7-9 shows the setup used to measure bandwidth.



Figure 7-9. Bandwidth Measurement Setup

# **8 Detailed Description**

#### 8.1 Overview

The TMUX1121, TMUX1122, and TMUX1123 are 1:1 (SPST), 2-Channel switches. The devices have two independently selectable single-pole, single-throw switches that are turned-on or turned-off based on the state of the corresponding select pin.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Bidirectional Operation

The TMUX112x conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals.

#### 8.3.2 Rail-to-Rail Operation

The valid signal path input/output voltage for TMUX112x ranges from GND to V<sub>DD</sub>.

# 8.3.3 1.8V Logic Compatible Inputs

The TMUX112x devices have 1.8V logic compatible control for all logic control inputs. The logic input thresholds scale with supply, but still provide 1.8V logic control when operating at 5.5V supply voltage. 1.8V logic level inputs allows the TMUX112x devices to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. The current consumption of the TMUX112x devices increase when using 1.8V logic with higher supply voltage as shown in Figure 6-10. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches

#### 8.3.4 Fail-Safe Logic

The TMUX112x supports Fail-Safe Logic on the control input pins (EN, A0, A1) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pins of the TMUX112x to be ramped to 5.5V while  $V_{DD} = 0V$ . Additionally, the feature enables operation of the TMUX112x with  $V_{DD} = 1.2V$  while allowing the select pins to interface with a logic level of another device up to 5.5V.

# 8.3.5 Ultra-Low Leakage Current

The TMUX112x devices provide extremely low on-leakage and off-leakage currents. The TMUX112x devices are capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. Figure 8-1 shows typical leakage currents of the TMUX112x devices versus temperature at  $V_{DD}$  = 5V.



Figure 8-1. Leakage Current vs Temperature

#### 8.3.6 Ultra-Low Charge Injection

The TMUX112x devices have a transmission gate topology, as shown in Figure 8-2. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.

The TMUX112x devices have special charge-injection cancellation circuitry that reduces the source-to-drain charge injection to -1.5pC at  $V_S = 1V$  as shown in Figure 8-3.



Figure 8-2. Transmission Gate Topology



Figure 8-3. Charge Injection vs Source Voltage



#### 8.4 Device Functional Modes

The TMUX112x devices have two independently selectable single-pole, single-throw switches that are turned-on or turned-off based on the state of the corresponding select pin. The control pins can be as high as 5.5V.

The TMUX112x devices can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or V<sub>DD</sub> so that the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx or Dx) should be connected to GND.

#### 8.4.1 Truth Tables

Table 8-1, Table 8-2, and Table 8-3 list the truth tables for the TMUX1121, TMUX1122, and TMUX1123, respectively.

Table 8-1. TMUX1121 Truth Table

| SEL1 <sup>(1)</sup> | SEL2 | CHANNEL STATE |
|---------------------|------|---------------|
| 0                   | X    | Channel 1 OFF |
| 1                   | X    | Channel 1 ON  |
| X                   | 0    | Channel 2 OFF |
| X                   | 1    | Channel 2 ON  |

Table 8-2. TMUX1122 Truth Table

| SEL1 | SEL2 | CHANNEL STATE |
|------|------|---------------|
| 0    | X    | Channel 1 ON  |
| 1    | X    | Channel 1 OFF |
| X    | 0    | Channel 2 ON  |
| Х    | 1    | Channel 2 OFF |

Table 8-3. TMUX1123 Truth Table

| SEL1 | SEL2 | CHANNEL STATE |
|------|------|---------------|
| 0    | X    | Channel 1 OFF |
| 1    | X    | Channel 1 ON  |
| Х    | 0    | Channel 2 ON  |
| X    | 1    | Channel 2 OFF |

(1) X denotes do not care.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The TMUX11xx family offers ultra-low input/output leakage currents and low charge injection. These devices operate up to 5.5V, and offer true rail-to-rail input and output of both analog and digital signals. The TMUX112x have a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, high-performance switches and multiplexers for low-voltage applications.

#### 9.2 Typical Application - Sample-and-Hold Circuit

One useful application to take advantage of the TMUX1121, TMUX1122, and TMUX1123 performance is the sample-and-hold circuit. A sample-and-hold circuit can be useful for an analog to digital converter (ADC) to sample a varying input voltage with improved reliability and stability. It can also be used to store the output samples from a single digital-to-analog converter (DAC) in a multi-output application. A simple sample-and-hold circuit can be realized using an analog switch such as the TMUX1121, TMUX1122, and TMUX1123 analog switches. Figure 9-1 shows a single channel sample-and hold circuit using only 1 of 2 channels in the TMUX112x devices.



Figure 9-1. Single Channel Sample-and-Hold Circuit Example

An optional operational amplifier is used before the switch since buffered DACs typically have limitations in driving capacitive loads. The additional buffer stage is included following the DAC to prevent potential stability problems from driving a large capacitive load.

Ideally, the switch delivers only the input signals to the holding capacitors. However, when the switch gets toggled, some amount of charge also gets transferred to the switch output in the form of charge injection, resulting in a pedestal sampling error. The TMUX1121, TMUX1122, and TMUX1123 switches have excellent charge injection performance of only -1.5pC, making them an excellent choice for minimizing sampling errors in this implementation. The pedestal error voltage is indirectly related to the size of the capacitance on the output, for better precision a larger capacitor is required due to charge injection. Larger capacitance limits the system settling time which may not be acceptable in some applications. Figure 9-2 shows a TMUX112x device configured for a 2-channel sample-and-hold circuit with pedestal error compensation.



Figure 9-2. 2-Channel Sample-and-Hold Circuit with Pedestal Error Compensation

#### 9.2.1 Design Requirements

The purpose of this precision design is to implement an optimized 2-output sample-and-hold circuit using a 2-channel 1:1 (SPST) switch. The sample and hold circuit needs to be capable of supporting high accuracy with minimized pedestal error and fast settling time.

#### 9.2.2 Detailed Design Procedure

The TMUX1121, TMUX1122, or TMUX1123 switch is used in conjunction with the voltage holding capacitors  $(C_H)$  to implement the sample-and-hold circuit. The basic operation is:

- 1. When the switch (SW2) is closed, it samples the input voltage and charges the holding capacitors (C<sub>H</sub>) to the input voltages values.
- 2. When the switch (SW2) is open, the holding capacitors (C<sub>H</sub>) holds its previous value, maintaining stable voltage at the amplifier output (V<sub>OUT</sub>).

Due to switch and capacitor leakage current, as well as amplifier bias current, the voltage on the hold capacitors droops with time. The TMUX1121, TMUX1122, or TMUX1123 minimize the droops due to its ultra-low leakage performance. At 25°C, the TMUX1121, TMUX1122, and TMUX1123 have extremely low leakage current at 3pA typical.

A second switch SW1 is also included to operate in parallel with SW2 to reduce pedestal error during switch toggling. Because both switches are driven at the same potential, they act as common-mode signal to the op-amp, thereby minimizing the charge injection effects caused by the switch toggling action. Compensation network consisting of  $R_C$  and  $C_C$  is also added to further reduce the pedestal error, whiling reducing the hold-time glitch and improving the settling time of the circuit. Refer to Sample and Hold Glitch Reduction for Precision Outputs Reference Design for more information on sample-and-hold circuits.



### 9.2.3 Application Curve

TMUX1121, TMUX1122, and TMUX1123 have excellent charge injection performance and ultra-low leakage current, making them ideal choices to minimize sampling error for the sample and hold application.





Figure 9-3. Charge Injection vs Source Voltage

Figure 9-4. On-Leakage vs Source or Drain Voltage

#### 9.3 Typical Application - Switched Gain Amplifier

Switches and multiplexers are commonly used in the feedback path of amplifier circuits to provide configurable gain control. By using various resistor values on each switch path, the TMUX112x allows the system to have multiple gain settings. An external resistor, or utilizing 1 channel that is always closed, causes the amplifier to not operate in an open loop configuration. A transimpedance amplifier (TIA) for photodiode inputs is a common circuit that requires gain control using a multi-channel switch to convert the output current of the photodiode into a voltage for the MCU or processor. The leakage current, capacitance, and charge injection performance of the TMUX112x are key specifications to evaluate when selecting a device for gain control.



Figure 9-5. Switching Gain Settings of a TIA Circuit



#### 9.3.1 Design Requirements

For this design example, use the parameters listed in Table 9-1.

Table 9-1. Design parameters

| PARAMETERS                  | VALUES          |
|-----------------------------|-----------------|
| Supply (V <sub>DD</sub> )   | 3.3V            |
| Input / Output signal range | 0 μA to 10 μA   |
| Control logic thresholds    | 1.8V compatible |

#### 9.3.2 Detailed Design Procedure

The TMUX112x devices can be operated without any external components except for the supply decoupling capacitors. All inputs signals passing through the switch must fall within the recommend operating conditions of the TMUX112x including signal range and continuous current. For this design example, with a supply of 3.3V, the signals can range from 0V to 3.3V when the device is powered. The maximum continuous current can be 30mA.

Photodiodes commonly have a current output that ranges from a few hundred picoamps to tens of microamps based on the amount of light being absorbed. The TMUX112x have a typical On-leakage current of less than 10pA which would lead to an accuracy well within 1% of a full scale 10 µA signal. The low ON and OFF capacitance of the TMUX112x improves system stability by minimizing the total capacitance on the output of the amplifier. Lower capacitance leads to less overshoot and ringing in the system which can cause the amplifier circuit to go unstable if the phase margin is not at least 45°. Refer to *Improve Stability Issues with Low Con Multiplexers* for more information on calculating the phase margin versus percent overshoot.

#### 9.3.3 Application Curve

The TMUX1121 is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents.



Figure 9-6. On-Leakage vs Source or Drain Voltage

#### 9.4 Power Supply Recommendations

The TMUX112x operate across a wide supply range of 1.08V to 5.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the  $V_{DD}$  supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F from  $V_{DD}$  to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes.

#### 9.5 Layout

#### 9.5.1 Layout Guidelines

When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight, and therefore; some traces must turn corners. Figure 9-7 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



Figure 9-7. Trace Example

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.



Figure 9-8 shows an example of a PCB layout with the TMUX112x. Some key considerations are:

- Decouple the V<sub>DD</sub> pin with a 0.1µF capacitor, placed as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply.
- · Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

#### 9.5.2 Layout Example



Figure 9-8. TMUX112x Layout Example



# 10 Device and Documentation Support

### **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Sample and Hold Glitch Reduction for Precision Outputs Reference Design.
- Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit.
- Texas Instruments, Improve Stability Issues with Low CON Multiplexers.
- Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches.
- Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches.
- Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers.

#### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (September 2019) to Revision B (February 2024) | Page |
|------------------------------------------------------------------------|------|
| Updated Is or Id (Continuous Current) values                           | 4    |
| Added Ipeak values to Recommended Operating Conditions table           | 4    |
|                                                                        |      |
| Changes from Revision * (August 2019) to Revision A (September 2019)   | Page |
| Changed the document From: Advanced Information To: Production data    | 1    |

Submit Document Feedback



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/      | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material     | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)               | (5)                |              |              |
| TMUX1121DGKR          | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | 121          |
| TMUX1121DGKR.A        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 121          |
| TMUX1122DGKR          | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | 122          |
| TMUX1122DGKR.A        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 122          |
| TMUX1123DGKR          | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | 123          |
| TMUX1123DGKR.A        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 123          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX1121DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMUX1122DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMUX1123DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Aug-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX1121DGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TMUX1122DGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TMUX1123DGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025