

# SN74LVC1G125-Q1 Single-BUS buffer gate with 3-state output

#### 1 Features

- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range
  - Device Human-Body Model (HBM) ESD Classification Level 2
  - Device Charged-Device Model (CDM) ESD Classification Level C5
- Available in the small 1.45-mm<sup>2</sup> package (DRY) With 0.5-mm Pitch
- Supports 5-V V<sub>CC</sub> Operation
- Over-voltage tolerant inputs accept voltages to 5.5 V
- Provides down translation to V<sub>CC</sub>
- Max t<sub>pd</sub> of 3.7 ns at 3.3 V
- Low power consumption, 10- $\mu$ A Max I<sub>CC</sub>
- ±24-mA Output drive at 3.3 V
- I<sub>off</sub> supports live insertion, partial-power-down mode, and back-drive protection
- Latch-up performance exceeds 100 mA Per JESD 78, Class II

# 2 Applications

- **Qualified for Automotive Applications**
- Increase digital signal drive strength
- Redrive up to 100 MHz square wave signals
- Enable or disable a digital signal with highimpedance off state

# 3 Description

This bus buffer gate is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G125-Q1 device is a single line driver with a 3-state output. The output is disabled when the output-enable ( $\overline{OE}$ ) input is high.

The CMOS device has high output drive while maintaining low static power dissipation over a broad V<sub>CC</sub> operating range.

The SN74LVC1G125-Q1 device is available in a variety of packages including the small DRY package with a body size of 1.45 mm × 1.00 mm.

#### **Device Information**

| DEVICE NAME      | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|------------------|------------------------|-------------------|
| CLVC1G125QDBVRQ1 | SOT-23 (5)             | 2.90 mm × 1.60 mm |
| 1P1G125QDCKRQ1   | SC70 (5)               | 2.00 mm × 1.25 mm |
| 1P1G125QDRYRQ1   | SON (6)                | 1.45 mm × 1.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 Features                           | 1  | 8.3 Feature Description                               | 10   |
|--------------------------------------|----|-------------------------------------------------------|------|
| 2 Applications                       |    | 8.4 Device Functional Modes                           |      |
| 3 Description                        | 1  | 9 Application and Implementation                      | . 11 |
| 4 Revision History                   |    | 9.1 Application Information                           |      |
| 5 Pin Configuration and Functions    | 3  | 9.2 Typical Application                               |      |
| 6 Specifications                     |    | 10 Power Supply Recommendations                       |      |
| 6.1 Absolute Maximum Ratings         |    | 11 Layout                                             |      |
| 6.2 ESD Ratings                      | 4  | 11.1 Layout Guidelines                                |      |
| 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                                   |      |
| 6.4 Thermal Information              | 5  | 12 Device and Documentation Support                   | 13   |
| 6.5 Electrical Characteristics       | 6  | 12.1 Receiving Notification of Documentation Updates. | .13  |
| 6.6 Switching Characteristics        | 6  | 12.2 Support Resources                                |      |
| 6.7 Operating Characteristics        | 6  | 12.3 Trademarks                                       | .13  |
| 6.8 Typical Characteristics          | 7  | 12.4 Electrostatic Discharge Caution                  |      |
| 7 Parameter Measurement Information  |    | 12.5 Glossary                                         |      |
| 8 Detailed Description               | 10 | 13 Mechanical, Packaging, and Orderable               |      |
| 8.1 Overview                         | 10 | Information                                           | . 13 |
| 8.2 Functional Block Diagram         |    |                                                       |      |
|                                      |    |                                                       |      |

**4 Revision History**NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | nanges from Revision D (August 2019) to Revision E (August 2020)                              | Page |
|---|-----------------------------------------------------------------------------------------------|------|
| • | Updated device names for SC70 and SOT-23 packages in the Device Information table             | 1    |
| • | Updated the numbering format for tables, figures and cross-references throughout the document | 1    |
| С | hanges from Revision C (April 2008) to Revision D (August 2019)                               | Page |
| • | Changed data sheet format to new TI standard                                                  | 1    |
| • | Added DRY package to Pin Configuration and Functions                                          | 3    |
| • | Added Pin Functions table.                                                                    | 3    |
| • | Added Handling Ratings table.                                                                 | 4    |
| • | Added Thermal Information table.                                                              | 5    |
| • | Added –40°C to 125°C Temperature range to Electrical Characteristics                          | 6    |
| • | Added Detailed Description section.                                                           |      |
| • | Added Application and Implementation section.                                                 |      |
| • | Added <i>Layout</i> section.                                                                  |      |



# **5 Pin Configuration and Functions**





Figure 5-2. DCK package 5-pin SC70 (Top View)

Figure 5-1. DBV package 5-pin SOT-23 (Top View)



N.C. - No internal connection

See mechanical drawings for dimensions.

Figure 5-3. DRY package 6-pin SON (Transparent Top View)

### **Pin Functions**

|                 | PIN      |     | I/O    | DESCRIPTION                    |
|-----------------|----------|-----|--------|--------------------------------|
| NAME            | DBV, DCK | DRY | 1/0    | DESCRIPTION                    |
| ŌĒ              | 1        | 1   | Input  | Active low Output Enable Input |
| Α               | 2        | 2   | Input  | Input A                        |
| GND             | 3        | 3   | _      | Ground                         |
| Υ               | 4        | 4   | Output | Output Y                       |
| V <sub>CC</sub> | 5        | 6   | _      | Positive supply                |
| NC              | -        | 5   | _      | No internal connection         |

# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                             |                                 | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------------|---------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                                        |                                 | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                                                          |                                 | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                                 | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high of                                          | or low state <sup>(2) (3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                         | V <sub>I</sub> < 0              |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0              |      | -50                   | mA   |
| Io               | Continuous output current                                                                   |                                 |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                           |                                 |      | ±100                  | mA   |
| TJ               | Junction temperature                                                                        |                                 |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                                         |                                 | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                                                                                         |                                                                              | VALUE | UNIT |
|--------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level | ±2000                                                                        | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                 | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level | ±1000 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating* table.

# **6.3 Recommended Operating Conditions**

|                 |                                    | MIN                                             | MAX                    | UNIT                   |      |  |  |
|-----------------|------------------------------------|-------------------------------------------------|------------------------|------------------------|------|--|--|
| .,              | Committee                          | Operating                                       | 1.65                   | 5.5                    | \/   |  |  |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                             | 1.5                    |                        | V    |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V              | 0.65 × V <sub>CC</sub> |                        |      |  |  |
| \               | Lligh level input veltage          | V <sub>CC</sub> = 2.3 V to 2.7 V                | 1.7                    |                        | ٧    |  |  |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V                  | 2                      |                        |      |  |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                | 0.7 × V <sub>CC</sub>  |                        |      |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V              |                        | 0.35 × V <sub>CC</sub> |      |  |  |
| \               | Lavy lavyal import valta na        | V <sub>CC</sub> = 2.3 V to 2.7 V                |                        | 0.7                    | V    |  |  |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V                  |                        | 0.8                    | V    |  |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                |                        | 0.3 × V <sub>CC</sub>  |      |  |  |
| VI              | Input voltage                      | -                                               | 0                      | 5.5                    | V    |  |  |
| Vo              | Output voltage                     |                                                 | 0                      | V <sub>CC</sub>        | V    |  |  |
|                 | High-level output current          | V <sub>CC</sub> = 1.65 V                        |                        | -4                     |      |  |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V                         |                        | -8                     | mA   |  |  |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 3 V                           |                        | -16                    |      |  |  |
|                 |                                    |                                                 |                        | -24                    |      |  |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V                         |                        | -24                    |      |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V                        |                        | 4                      |      |  |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V                         |                        | 8                      |      |  |  |
| l <sub>OL</sub> | Low-level output current           | v                                               |                        | 16                     | mA   |  |  |
|                 |                                    | V <sub>CC</sub> = 3 V                           |                        | 24                     |      |  |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V                         |                        | 24                     |      |  |  |
|                 |                                    | V <sub>CC</sub> = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V |                        | 20                     |      |  |  |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V                 |                        | 10                     | ns/V |  |  |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V                   |                        | 5                      |      |  |  |
| T <sub>A</sub>  | Operating free-air temperature     | 1                                               | -40                    | 125                    | °C   |  |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# 6.4 Thermal Information

|                       |                                              |        | SN74LVC1G125-Q | 1      |      |
|-----------------------|----------------------------------------------|--------|----------------|--------|------|
|                       | THERMAL METRIC(1)                            |        | DCK            | DRY    | UNIT |
|                       |                                              | 5 PINS | 5 PINS         | 6 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 229    | 278            | 439    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 164    | 93             | 277    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62     | 65             | 271    | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 44     | 2              | 84     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 62     | 64             | 271    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -      | _              | -      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# **6.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                                                | TEST CONDITIONS                                                  | .,              | −40 °C                | to 125 °C          |      | LINUT |  |
|------------------------------------------------|------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|-------|--|
| PARAMETER                                      | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT  |  |
|                                                | I <sub>OH</sub> = -100 μA                                        | 1.65 V to 5.5 V | V <sub>CC</sub> – 0.1 |                    |      |       |  |
|                                                | I <sub>OH</sub> = -4 mA                                          | 1.65 V          | 1.2                   |                    |      |       |  |
| \/                                             | I <sub>OH</sub> = -8 mA                                          | 2.3 V           | 1.9                   |                    |      | V     |  |
| $V_{OH}$                                       | I <sub>OH</sub> = -16 mA                                         | 3 V             | 2.4                   |                    |      | V     |  |
|                                                | I = 24 mA                                                        | 3 V             | 2.3                   |                    |      |       |  |
|                                                | $I_{OH} = -24 \text{ mA}$                                        | 4.5 V           | 3.8                   |                    |      |       |  |
|                                                | I <sub>OL</sub> = 100 μA                                         | 1.65 V to 5.5 V |                       |                    | 0.1  |       |  |
|                                                | I <sub>OL</sub> = 4 mA                                           | 1.65 V          |                       |                    | 0.45 |       |  |
| .,                                             | I <sub>OL</sub> = 8 mA                                           | 2.3 V           |                       | ,                  | 0.3  | V     |  |
| $V_{OL}$                                       | I <sub>OL</sub> = 16 mA                                          | 3 V             |                       |                    | 0.4  |       |  |
|                                                | 1 = 24 mA                                                        | 3 V             |                       |                    | 0.55 |       |  |
|                                                | I <sub>OL</sub> = 24 mA                                          | 4.5 V           |                       |                    | 0.55 |       |  |
| I <sub>I</sub> A or OE inputs                  | V <sub>I</sub> = 5.5 V or GND                                    | 0 to 5.5 V      |                       |                    | ±5   | μA    |  |
| I <sub>off</sub>                               | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                         | 0               |                       |                    | ±10  | μA    |  |
| $V_{O} = 0 \text{ to } 5.5 \text{ V}$          |                                                                  | 3.6 V           |                       |                    | 10   | μΑ    |  |
| $I_{CC}$ $V_I = 5.5 \text{ V or GND}, I_O = 0$ |                                                                  | 1.65 V to 5.5 V |                       | ,                  | 10   | μA    |  |
| ΔI <sub>CC</sub>                               | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{C\ C}$ or GND | 3 V to 5.5 V    |                       |                    | 500  | μΑ    |  |
| C <sub>I</sub>                                 | V <sub>I</sub> = V <sub>CC</sub> or GND                          | 3.3 V           |                       | 4                  |      | pF    |  |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

# **6.6 Switching Characteristics**

over recommended operating free-air temperature range of  $-40^{\circ}$ C to 125°C,  $C_L$  = 50 pF (unless otherwise noted)

(see Figure 7-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.<br>± 0.3 | 3 V<br>V | V <sub>CC</sub> = ± 0.5 | 5 V<br>V | UNIT |
|------------------|-----------------|----------------|-------------------------------|----------|-------------------------|----------|------|
|                  | (INFOI)         | (001701)       | MIN                           | MAX      | MIN                     | MAX      |      |
| t <sub>pd</sub>  | A               | Y              | 1                             | 5.1      | 1                       | 4.1      | ns   |
| t <sub>en</sub>  | ŌĒ              | Y              | 1                             | 6        | 1                       | 5        | ns   |
| t <sub>dis</sub> | ŌĒ              | Y              | 1                             | 5        | 1                       | 4.2      | ns   |

# **6.7 Operating Characteristics**

T<sub>A</sub> = 25°C

| PARAMETER       |                   | TEST<br>CONDITIONS | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT |    |
|-----------------|-------------------|--------------------|--------------------------------|------------------------------|------|----|
| C .             | Power dissipation | Outputs enabled    | f = 10 MHz                     | 19                           | 21   | pF |
| C <sub>pd</sub> | capacitance       | Outputs disabled   | 1 - 10 WILL                    | 2                            | 4    | ρι |

Submit Document Feedback



# **6.8 Typical Characteristics**







Figure 6-2. TPD Across  $V_{\text{CC}}$  at 25°C



# 7 Parameter Measurement Information



| TEST                                      | S1                       |
|-------------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub>        | Open                     |
| $t_{_{\mathrm{PLZ}}}/t_{_{\mathrm{PZL}}}$ | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub>        | GND                      |

|   |    | Α |   | C   |    | ш | ıT |
|---|----|---|---|-----|----|---|----|
| _ | .U | А | u | · C | ıĸ | u |    |

| V <sub>cc</sub> |        | INI             | PUTS    | V                  | V                        |                |                | .,             |
|-----------------|--------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
|                 |        | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>∟</sub> | V <sub>A</sub> |
| 1.8 V ± 0       | 0.15 V | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| 2.5 V ±         | 0.2 V  | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| 3.3 V ±         | 0.3 V  | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |
| 5 V ± 0         | ).5 V  | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.

  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z₀ = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{\mbox{\tiny PLH}}$  and  $t_{\mbox{\tiny PHL}}$  are the same as  $t_{\mbox{\tiny pd}}.$
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms





| TEST                                      | S1                       |
|-------------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub>        | Open                     |
| $t_{_{\mathrm{PLZ}}}/t_{_{\mathrm{PZL}}}$ | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub>        | GND                      |

**LOAD CIRCUIT** 

| .,                | INI             | PUTS    |                    | v                   |                | -              | .,                    |  |
|-------------------|-----------------|---------|--------------------|---------------------|----------------|----------------|-----------------------|--|
| V <sub>cc</sub>   | V,              | t,/t,   | V <sub>M</sub>     | V <sub>LOAD</sub>   | C <sub>L</sub> | R <sub>∟</sub> | <b>V</b> <sub>^</sub> |  |
| 1.8 V ± 0.15 V    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF          | <b>1 k</b> Ω   | 0.15 V                |  |
| 2.5 V ± 0.2 V     | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF          | 500 Ω          | 0.15 V                |  |
| $3.3~V~\pm~0.3~V$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 50 pF          | 500 Ω          | 0.3 V                 |  |
| 5 V ± 0.5 V       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF          | <b>500</b> Ω   | 0.3 V                 |  |



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_o = 50 \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-2. Load Circuit and Voltage Waveforms

# **8 Detailed Description**

#### 8.1 Overview

The SN74LVC1G125-Q1 device contains one buffer gate device with output enable control and performs the Boolean function Y = A. This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

# 8.2 Functional Block Diagram



### 8.3 Feature Description

- · Wide operating voltage range
  - Operates from 1.65 V to 5.5 V
- · Allows down voltage translation
- Inputs accept voltages to 5.5 V
- $I_{off}$  feature allows voltages on the inputs and outputs, when  $V_{CC}$  is 0 V

# 8.4 Device Functional Modes

**Table 8-1. Function Table** 

| INPUT | OUTPUT |   |
|-------|--------|---|
| ŌE    | Α      | Y |
| L     | Н      | Н |
| L     | L      | L |
| Н     | X      | Z |

Submit Document Feedback



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The SN74LVC1G125-Q1 device is a high drive CMOS device that can be used as a output enabled buffer with a high output drive, such as an LED application. It can produce 24 mA of drive current at 3.3 V making it Ideal for driving multiple outputs and good for high speed applications up to 100 MHz. The inputs are 5.5 V tolerant allowing it to translate down to  $V_{\rm CC}$ .

# 9.2 Typical Application



Figure 9-1. Typical Application Schematic

### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs. See (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating
    Conditions table at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table.
  - Outputs should not be pulled above V<sub>CC</sub>.

### 9.2.3 Application Curves



Figure 9-2. I<sub>CC</sub> vs Frequency, Square wave input signal

# 10 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply a 0.1- $\mu$ F capacitor is recommended and if there are multiple VCC pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

# 11 Layout

# 11.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 11-1 shows the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC, whichever makes more sense or is more convenient.

### 11.2 Layout Example



Figure 11-1. Package Layout

# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Oct-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| 1P1G125QDCKRG4Q1      | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | CMR          |
| 1P1G125QDCKRG4Q1.B    | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | CMR          |
| 1P1G125QDCKRQ1        | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (CMJ, CMR)   |
| 1P1G125QDCKRQ1.B      | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (CMJ, CMR)   |
| 1P1G125QDRYRQ1        | Active | Production    | SON (DRY)   6    | 5000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | FX           |
| 1P1G125QDRYRQ1.B      | Active | Production    | SON (DRY)   6    | 5000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | FX           |
| CLVC1G125QDBVRQ1      | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (34S5, C25O) |
| CLVC1G125QDBVRQ1.B    | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (34S5, C25O) |
| CLVC1G125QDBVRQ1G4    | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (34S5, C25O) |
| CLVC1G125QDBVRQ1G4.B  | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (34S5, C25O) |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 7-Oct-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G125-Q1:

Catalog : SN74LVC1G125

● Enhanced Product: SN74LVC1G125-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

# TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 1P1G125QDCKRQ1     | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| 1P1G125QDRYRQ1     | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| CLVC1G125QDBVRQ1   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| CLVC1G125QDBVRQ1G4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



www.ti.com 18-Jun-2025



#### \*All dimensions are nominal

| 7 til dillionorio are memiliar |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| 1P1G125QDCKRQ1                 | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| 1P1G125QDRYRQ1                 | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |
| CLVC1G125QDBVRQ1               | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| CLVC1G125QDBVRQ1G4             | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated