

# SN74LVC1G07-Q1 Single Buffer/Driver With Open-Drain Output

#### 1 Features

- Qualified for automotive applications
- AEC-Q100 Qualified with the following results:
  - Device temperature grade 1: -40°C to +125°C ambient operating temperature
  - 2000V Device human-body model (HBM) ESD classification level 2
  - 1000V Device charged-device model (CDM) ESD classification level C5
- Supports 5V V<sub>CC</sub> operation
- Input and open-drain output accept Voltages up to 5.5V
- Maximum t<sub>pd</sub> of 5.7ns at 3.3V
- Low power consumption, 10µA maximum I<sub>CC</sub>
- ±24mA Output drive at 3.3V
- I<sub>off</sub> Supports partial-power-down mode Operation

# 2 Applications

- Automotive infotainment
- Automotive ADAS camera and fusion
- Automotive body control module AV receiver
- Automotive HEV/powertrain
- Blu-ray player and home theater
- DVD recorder and player
- Desktop or notebook PC
- Digital radio or internet radio player
- Digital video camera (DVC)
- Embedded PC
- GPS: Personal navigation device
- Mobile internet device
- Network projector front end
- Portable media player
- Pro Audio Mixer
- Smoke detector
- Solid state drive (SSD): enterprise
- High-definition (HDTV)
- Tablet: enterprise
- Audio dock: portable
- DLP front projection system
- **DVR and DVS**
- Digital picture frame (DPF)
- Digital still camera

# 3 Description

SN74LVC1G07-Q1 is а single open-drain buffer/driver qualified for automotive applications. This is designed for 1.65V to 5.5V V<sub>CC</sub> operation.

The output of the SN74LVC1G07-Q1 device is open drain and can be connected to other open-drain outputs to implement active-low wired-OR or activehigh wired-AND functions. The maximum sink current is 32mA.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when the device is powered down.

#### Package Information

| PART NUMBER        | PART NUMBER PACKAGE <sup>(1)</sup> |                    | BODY SIZE<br>(NOM) <sup>(3)</sup> |
|--------------------|------------------------------------|--------------------|-----------------------------------|
|                    | DBV (SOT-23, 5)                    | 2.90mm ×<br>2.80mm | 2.90mm ×<br>1.60mm                |
| SN74LVC1G07-<br>Q1 | DCK (SC70, 5)                      | 2.00mm ×<br>2.10mm | 2.00mm ×<br>1.25mm                |
|                    | DRY (USON, 6)                      | 1.45mm ×<br>1.00mm | 1.45mm ×<br>1.00mm                |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features1                                        | 7.2 Functional Block Diagram                        | 8  |
|----------------------------------------------------|-----------------------------------------------------|----|
| 2 Applications                                     | 7.3 Feature Description                             |    |
| 3 Description1                                     | 7.4 Device Functional Modes                         |    |
| 4 Pin Configuration and Functions3                 | 8 Application and Implementation                    |    |
| 5 Specifications4                                  | 8.1 Application Information                         |    |
| 5.1 Absolute Maximum Ratings4                      | 8.2 Typical Application                             |    |
| 5.2 ESD Ratings4                                   | 8.3 Power Supply Recommendations1                   |    |
| 5.3 Recommended Operating Conditions4              | 8.4 Layout1                                         |    |
| 5.4 Thermal Information5                           | 9 Device and Documentation Support                  |    |
| 5.5 Electrical Characteristics6                    | 9.1 Receiving Notification of Documentation Updates | 11 |
| 5.6 Switching Characteristics6                     | 9.2 Support Resources                               | 11 |
| 5.7 Operating Characteristics6                     | 9.3 Trademarks                                      | 11 |
| 5.8 Typical Characteristics6                       | 9.4 Electrostatic Discharge Caution                 | 11 |
| 6 Parameter Measurement Information (Open Drain) 7 | 9.5 Glossary                                        |    |
| 6.1 PMI7                                           | 10 Revision History                                 | 11 |
| 7 Detailed Description8                            | 11 Mechanical, Packaging, and Orderable             |    |
| 7.1 Overview 8                                     | Information                                         | 12 |



# **4 Pin Configuration and Functions**



Figure 4-1. DBV or DCK Package 5-Pin SOT-23 or SC70 Top View



N.C. – No internal connection
See mechanical drawings for dimensions.

Figure 4-2. DRY Package 6-Pin SON Transparent Top View

|                 | PIN      |      | DESCRIPTION   |
|-----------------|----------|------|---------------|
| NAME            | DBV, DCK | DRY  | - DESCRIPTION |
| N.C.            | 1        | 1, 5 | Not connected |
| Α               | 2        | 2    | Input         |
| GND             | 3        | 3    | Ground        |
| Υ               | 4        | 4    | Output        |
| V <sub>CC</sub> | 5        | 6    | Power Pin     |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                    |                                           | MIN  | MAX  | UNIT |
|------------------|----------------------------------------------------|-------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage                                     |                                           | -0.5 | 6.5  | V    |
| VI               | Input voltage <sup>(2)</sup>                       |                                           | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high-im | pedance or power-off state <sup>(2)</sup> | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high or | low state <sup>(2) (3)</sup>              | -0.5 | 6.5  | V    |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>1</sub> < 0                        |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0                        |      | -50  | mA   |
| Io               | Continuous output current                          | ·                                         |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND  |                                           |      | ±100 | mA   |
| TJ               | Operating junction temperature                     |                                           |      | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                                |                                           | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings

|                                            |                                              |                                                         | VALUE | UNIT |
|--------------------------------------------|----------------------------------------------|---------------------------------------------------------|-------|------|
| V                                          |                                              | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000                                                   | V     |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                          |                                    | MIN                    | MAX                    | UNIT |
|-----------------|--------------------------|------------------------------------|------------------------|------------------------|------|
| .,              | Supply voltage           | Operating                          | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> | Supply voltage           | Data retention only                | 1.5                    |                        | V    |
|                 |                          | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        |      |
|                 | High lovel input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                    |                        | V    |
| V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V     | 2                      |                        | V    |
|                 |                          | V <sub>CC</sub> = 4.5 V to 5.5 V   | 0.7 × V <sub>CC</sub>  |                        |      |
|                 | Low-level input voltage  | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |      |
|                 |                          | V <sub>CC</sub> = 2.3 V to 2.7 V   |                        | 0.7                    | v    |
| V <sub>IL</sub> |                          | V <sub>CC</sub> = 3 V to 3.6 V     |                        | 0.8                    | V    |
|                 |                          | V <sub>CC</sub> = 4.5 V to 5.5 V   |                        | 0.3 × V <sub>CC</sub>  |      |
| VI              | Input voltage            |                                    | 0                      | 5.5                    | V    |
| Vo              | Output voltage           |                                    | 0                      | 5.5                    | V    |
|                 |                          | V <sub>CC</sub> = 1.65 V           |                        | 4                      |      |
|                 |                          | V <sub>CC</sub> = 2.3 V            |                        | 8                      |      |
| I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V              |                        | 16                     | mA   |
|                 |                          | VCC - 3 V                          |                        | 24                     |      |
|                 |                          | V <sub>CC</sub> = 4.5 V            |                        | 32                     |      |

Product Folder Links: SN74LVC1G07-Q1

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table.



over operating free-air temperature range (unless otherwise noted)(1)

|                                          |                                    |                                                | MIN | MAX | UNIT |
|------------------------------------------|------------------------------------|------------------------------------------------|-----|-----|------|
|                                          |                                    | V <sub>CC</sub> = 1.8 V ±0.15 V, 2.5 V ± 0.2 V |     | 20  |      |
| Δt/Δv Input transition rise or fall rate | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V                |     | 10  | ns/V |
|                                          |                                    | V <sub>CC</sub> = 5 V ± 0.5 V                  |     | 5   |      |
| T <sub>A</sub>                           | Operating free-air temperature     |                                                | -40 | 125 | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

#### **5.4 Thermal Information**

|                       |                                              | S      |            |           |      |
|-----------------------|----------------------------------------------|--------|------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                |        | DCK (SC70) | DRY (SON) | UNIT |
|                       |                                              | 5 PINS | 5 PINS     | 6 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 357.1  | 371.0      | 439       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 263.7  | 297.5      | 277       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 264.4  | 258.6      | 271       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 195.6  | 195.6      | 84        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 262.2  | 256.2      | 271       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | _      | _          | _         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.



#### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PAR              | AMETER  | TEST CONDITIONS                                                         | V <sub>cc</sub> | MIN TYP(1) MAX | UNIT |  |
|------------------|---------|-------------------------------------------------------------------------|-----------------|----------------|------|--|
|                  |         | I <sub>OL</sub> = 100 μA                                                | 1.65 V to 5.5 V | 0.1            |      |  |
|                  |         | I <sub>OL</sub> = 4 mA                                                  | 1.65 V          | 0.45           |      |  |
| \ <u>\</u>       |         | I <sub>OL</sub> = 8 mA                                                  | 2.3 V           | 0.3            | v    |  |
| V <sub>OL</sub>  |         | I <sub>OL</sub> = 16 mA                                                 | 3 V             | 0.4            | v    |  |
|                  |         | I <sub>OL</sub> = 24 mA                                                 |                 | 0.55           |      |  |
|                  |         | I <sub>OL</sub> = 32 mA                                                 | 4.5 V 0.        |                |      |  |
| II               | A input | V <sub>I</sub> = 5.5 V or GND                                           | 0 to 5.5 V      | ±5             | μA   |  |
| I <sub>off</sub> |         | $V_I$ or $V_O = 5.5 \text{ V}$                                          | 0               | ±10            | μA   |  |
| I <sub>CC</sub>  |         | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                            | 1.65 V to 5.5 V | 10             | μA   |  |
| $\Delta I_{CC}$  |         | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    | 500            | μA   |  |
| C <sub>i</sub>   |         | V <sub>I</sub> = V <sub>CC</sub> or GND                                 | 3.3 V           | 4              | pF   |  |
| Co               |         | V <sub>O</sub> = V <sub>CC</sub> or GND                                 | 3.3 V           | 5              | pF   |  |

All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

# 5.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 |     | V <sub>CC</sub> = ± 0. |     | V <sub>CC</sub> = ± 0.3 |     | V <sub>CC</sub> = ± 0.9 |     | UNIT |
|-----------------|-----------------|----------------|-------------------------|-----|------------------------|-----|-------------------------|-----|-------------------------|-----|------|
| (INPOT)         |                 | (001701)       | MIN                     | MAX | MIN                    | MAX | MIN                     | MAX | MIN                     | MAX |      |
| t <sub>pd</sub> | A               | Y              | 2.4                     | 9.8 | 1                      | 7.0 | 1.5                     | 5.7 | 1                       | 4.9 | ns   |

# **5.7 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|    | PARAMETER                       | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT  |
|----|---------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|-------|
|    | TANAMETER                       | TEOT CONDITIONS | TYP                     | TYP                     | TYP                     | TYP                   | OIVII |
| Cp | d Power dissipation capacitance | f = 10 MHz      | 3                       | 3                       | 4                       | 6                     | pF    |

# **5.8 Typical Characteristics**





Figure 5-2. TPD Across Vcc at 25°C

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

# 6 Parameter Measurement Information (Open Drain)

#### 6.1 PMI



| TEST                                 | <b>S1</b>  |
|--------------------------------------|------------|
| t <sub>PZL</sub> (see Notes E and F) | $V_{LOAD}$ |
| t <sub>PLZ</sub> (see Notes E and G) | $V_{LOAD}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub>   | $V_{LOAD}$ |

#### **LOAD CIRCUIT**

|                   | INPUT           |                                |                    |                   | _     |              |              |
|-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | RL           | $V_{\Delta}$ |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤ 2 ns                         | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V       |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤ 2 ns                         | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V       |
| 3.3 V $\pm$ 0.3 V | 3 V             | ≤ 2.5 ns                       | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V        |
| 5 V $\pm$ 0.5 V   | V <sub>CC</sub> | ≤ <b>2.5</b> ns                | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V        |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Since this device has open-drain outputs, t<sub>PLZ</sub> and t<sub>PZL</sub> are the same as t<sub>od</sub>.
- F. t<sub>PZL</sub> is measured at V<sub>M</sub>.
- G.  $t_{PLZ}$  is measured at  $V_{OL}$  +  $V_{\Delta}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit And Voltage Waveforms

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

# 7 Detailed Description

#### 7.1 Overview

The SN74LVC1G07-Q1 device contains one open-drain buffer with a maximum sink current of 32 mA. This device is fully specified for partial-power-down applications using  $I_{\rm off}$ . The  $I_{\rm off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

# 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

# 7.3 Feature Description

- · Wide operating voltage range.
  - Operates from 1.65 V to 5.5 V.
- · Allows down-voltage translation.
- Inputs and outputs accept voltages to 5.5 V.
- $I_{off}$  feature allows voltages on the inputs and outputs, when  $V_{CC}$  is 0 V.

### 7.4 Device Functional Modes

Table 7-1 lists the functional modes of SN74LVC1G07-Q1.

Table 7-1. Function Table

| INPUT<br>A | OUTPUT<br>Y |  |  |  |
|------------|-------------|--|--|--|
| L          | L           |  |  |  |
| Н          | Z           |  |  |  |

Product Folder Links: SN74LVC1G07-Q1

Submit Document Feedback



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

The SN74LVC1G07-Q1 is a high drive CMOS device that can be used to implement a high output drive buffer, such as an LED application. It can sink 32 mA of current at 4.5 V making it ideal for high drive and wired-OR/AND functions. It is good for high speed applications up to 100 MHz. The inputs are 5.5 V tolerant allowing it to translate up/down to  $V_{\rm CC}$ .

# 8.2 Typical Application



Figure 8-1. Typical Application-SN74LVC1G07-Q1

#### 8.2.1 Design Requirements

This device uses CMOS technology and has high-output drive. Care should be taken to avoid bus contention because it may drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads; so, routing and load conditions should be considered to prevent ringing.

# 8.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs. See (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table.
  - Inputs are over-voltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating
     Conditions table at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions



- Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table.
- Outputs should not be pulled above 5.5 V.

# 8.2.3 Application Curve



Figure 8-2. Icc vs Frequency

# 8.3 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for devices with a single supply. If there are multiple  $V_{CC}$  pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally, they are tied to GND or V<sub>CC</sub>, whichever is more convenient.

#### 8.4.2 Layout Example



Figure 8-3. Layout Example

Product Folder Links: SN74LVC1G07-Q1

# 9 Device and Documentation Support

# 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision C (June 2025) to Revision D (October 2025) Changed Junction-to-ambient thermal resistance value for DCK package from: 301.2°C/W to: 371.0°C/W ....5 Changed Junction-to-case (top) thermal resistance value for DCK package from: 186.5°C/W to: 297.5°C/W...5 Changed Junction-to-board thermal resistance value for DCK package from: 111.8°C/W to: 258.6°C/W........5

Changed Junction-to-top characterization value for DCK package from: 78.3°C/W to: 195.6°C/W......
 Changed Junction-to-board characterization value for DCK package from: 110.6°C/W to: 256.2°C/W.....

| С | hanges from Revision B (May 2019) to Revision C (June 2025)                                         | Page           |
|---|-----------------------------------------------------------------------------------------------------|----------------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document      | 1              |
| • | Changed the Device Information table to Package Information                                         | 1              |
|   | Changed Junction-to-ambient thermal resistance value for DBV package from: 269.3°C/W to: 357.1°C/   |                |
| • | Changed Junction-to-case (top) thermal resistance value for DBV package from: 175.2°C/W to: 263.7°C | C/W 5          |
| • | Changed Junction-to-board thermal resistance value for DBV package from: 104.9°C/W to: 264.4°C/W    | <mark>5</mark> |
|   | Changed Junction-to-top characterization value for DBV package from: 73.4°C/W to: 195.6°C/W         |                |
|   | Changed Junction-to-board characterization value for DBV package from: 104.5°C/W to: 262.2°C/W      |                |

| С | · · · · · · · · · · · · · · · · · · ·                           |   |  |  |  |
|---|-----------------------------------------------------------------|---|--|--|--|
| • | Added DRY package option to Device Information table            | 1 |  |  |  |
| • | Added DRY package as Product Preview device option to Section 4 | 9 |  |  |  |



Added DRY package to Section 5.4 table......

5

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LVC1G07-Q1

www.ti.com 14-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | Lead finish/ MSL rating/ | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow              |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                      |              |              |
| 74LVC1G07QDBVRQ1G4    | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| 74LVC1G07QDBVRQ1G4.A  | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| 74LVC1G07QDBVRQ1G4.B  | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| SN74LVC1G07QDBVRQ1    | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| SN74LVC1G07QDBVRQ1.A  | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| SN74LVC1G07QDBVRQ1.B  | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | (33I5, CCQO) |
| SN74LVC1G07QDCKRQ1    | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR      | -40 to 125   | 16J          |
| SN74LVC1G07QDCKRQ1.A  | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR      | -40 to 125   | 16J          |
| SN74LVC1G07QDCKRQ1.B  | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR      | -40 to 125   | 16J          |
| SN74LVC1G07QDCKTQ1    | Active | Production    | SC70 (DCK)   5   | 250   SMALL T&R       | Yes  | SN            | Level-2-260C-1 YEAR      | -40 to 125   | 16J          |
| SN74LVC1G07QDCKTQ1.B  | Active | Production    | SC70 (DCK)   5   | 250   SMALL T&R       | Yes  | SN            | Level-2-260C-1 YEAR      | -40 to 125   | 16J          |
| SN74LVC1G07QDRYRQ1    | Active | Production    | SON (DRY)   6    | 5000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | HL           |
| SN74LVC1G07QDRYRQ1.B  | Active | Production    | SON (DRY)   6    | 5000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM       | -40 to 125   | HL           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G07-Q1:

Catalog: SN74LVC1G07

Enhanced Product : SN74LVC1G07-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Oct-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVC1G07QDBVRQ1G4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDCKRQ1 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDCKTQ1 | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDRYRQ1 | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |



www.ti.com 9-Oct-2025



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| 74LVC1G07QDBVRQ1G4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |  |
| SN74LVC1G07QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |  |
| SN74LVC1G07QDCKRQ1 | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |  |  |  |  |
| SN74LVC1G07QDCKTQ1 | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |  |  |  |  |
| SN74LVC1G07QDRYRQ1 | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |  |  |  |  |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025