









**SN74LV373A** SCLS407N - APRIL 1998 - REVISED DECEMBER 2023

# SN74LV373A Octal Transparent D-Type Latches With 3-State Outputs

#### 1 Features

- V<sub>CC</sub> operation of 2 V to 5.5 V
- Maximum t<sub>pd</sub> of 8.5 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)  $> 2.3 \text{ V at V}_{CC} = 3.3 \text{ V, T}_{A} = 25^{\circ}\text{C}$
- Support Mixed-Mode Voltage Operation on All Ports
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17

## 2 Applications

- **Printers**
- **Network Switches**
- **Tests and Measurements**
- Wireless Infrastructure
- **Motor Controls**
- Server Motherboards

## 3 Description

The SN74LV373A device is an octal transparent Dtype latch designed for 2 V to 5.5 V V<sub>CC</sub> operation.

#### **Package Information**

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |
|-------------|------------|--------------------|--|--|--|--|
|             | VQFN (20)  | 4.50 x 3.50 mm     |  |  |  |  |
|             | SSOP (20)  | 7.50 x 5.30 mm     |  |  |  |  |
| SN74LV373A  | TSSOP (20) | 6.50 x 4.40 mm     |  |  |  |  |
| SN/4LV3/3A  | TVSOP (20) | 5.00 x 4.40 mm     |  |  |  |  |
|             | SOIC (20)  | 12.80 x 7.50 mm    |  |  |  |  |
|             | SO (20)    | 12.60 mm × 5.30 mm |  |  |  |  |





## **Table of Contents**

| 1 Features1                                                         | 5.14 Typical Characteristics                         |
|---------------------------------------------------------------------|------------------------------------------------------|
| 2 Applications 1                                                    | 6 Parameter Measurement Information                  |
| 3 Description1                                                      | 7 Detailed Description10                             |
| 4 Pin Configuration and Functions3                                  | 7.1 Overview10                                       |
| 5 Specifications 4                                                  | 7.2 Functional Block Diagram1                        |
| 5.1 Absolute Maximum Ratings4                                       | 7.3 Feature Description10                            |
| 5.2 ESD Ratings 4                                                   | 7.4 Device Functional Modes1                         |
| 5.3 Recommended Operating Conditions5                               | 8 Application and Implementation 1                   |
| 5.4 Thermal Information5                                            | 8.1 Application Information1                         |
| 5.5 Electrical Characteristics6                                     | 8.2 Typical Application1                             |
| 5.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V6           | 8.3 Layout12                                         |
| 5.7 Timing Requirements, V <sub>CC</sub> = 3.3 V ± 0.3 V6           | 9 Device and Documentation Support13                 |
| 5.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ 6 | 9.1 Receiving Notification of Documentation Updates1 |
| 5.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V7     | 9.2 Community Resources1                             |
| 5.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V7    | 9.3 Trademarks1                                      |
| 5.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V7      | 10 Revision History1                                 |
| 5.12 Noise Characteristics8                                         | 11 Mechanical, Packaging, and Orderable              |
| 5.13 Operating Characteristics8                                     | Information1                                         |
|                                                                     |                                                      |

## **4 Pin Configuration and Functions**



Figure 4-1. DB, DGV, DW, NS, or PW 20-Pin SSOP, TVSOP, SOIC, SO, or TSSOP Top View



Figure 4-2. RGY Package 20-Pin VQFN Top View

**Table 4-1. Pin Functions** 

|     | PIN                                |                 |      |                                   |
|-----|------------------------------------|-----------------|------|-----------------------------------|
| NO. | SSOP, TVSOP, SOIC,<br>SO, or TSSOP | VQFN            | TYPE | DESCRIPTION                       |
| 1   | ŌĒ                                 | ŌĒ              | I    | Output Enable                     |
| 2   | 1Q                                 | 1Q              | 0    | 1Q Output                         |
| 3   | 1D                                 | 1D              | I    | 1D Input                          |
| 4   | 2D                                 | 2D              | I    | 2D Input                          |
| 5   | 2Q                                 | 2Q              | 0    | 2Q Output                         |
| 6   | 3Q                                 | 3Q              | 0    | 3Q Output                         |
| 7   | 3D                                 | 3D              | I    | 3D Input                          |
| 8   | 4D                                 | 4D              | I    | 4D Input                          |
| 9   | 4Q                                 | 4Q              | 0    | 4Q Output                         |
| 10  | GND                                | GND             | _    | Ground Pin                        |
| 11  | LE                                 | LE              | I    | Latch Enable                      |
| 12  | 5Q                                 | 5Q              | 0    | 5Q Output                         |
| 13  | 5D                                 | 5D              | I    | 5D Input                          |
| 14  | 6D                                 | 6D              | I    | 6D Input                          |
| 15  | 6Q                                 | 6Q              | 0    | 6Q Output                         |
| 16  | 7Q                                 | 7Q              | 0    | 7Q Output                         |
| 17  | 7D                                 | 7D              | I    | 7D Input                          |
| 18  | 8D                                 | 8D              | I    | 8D Input                          |
| 19  | 8Q                                 | 8Q              | 0    | 8Q Output                         |
| 20  | V <sub>CC</sub>                    | V <sub>CC</sub> | _    | Power Pin                         |
| _   | _                                  | Thermal Pad     | _    | Thermal Pad, normally tied to GND |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                    |                                                    | MIN                   | MAX | UNIT |
|------------------|----------------------------------------------------|----------------------------------------------------|-----------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                     |                                                    | -0.5                  | 7   | V    |
| VI               | Input voltage <sup>(2)</sup>                       |                                                    | -0.5                  | 7   | V    |
| Vo               | Voltage range applied to any output in the         | e high-impedance or power-off state <sup>(2)</sup> | -0.5                  | 7   | V    |
| Vo               | Output voltage <sup>(2) (3)</sup>                  | -0.5                                               | V <sub>CC</sub> + 0.5 | V   |      |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>I</sub> < 0                                 |                       | -20 | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0                                 |                       | -50 | mA   |
| Io               | Continuous output current                          | $V_O = 0$ to $V_{CC}$                              |                       | ±35 | mA   |
|                  | Continuous channel current through V <sub>CC</sub> |                                                    | ±70                   | mA  |      |
| T <sub>stg</sub> | Storage temperature                                | -65                                                | 150                   | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±3000 |      |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±2000 | V    |
|                    |                         | Machine Model (MM)                                                                       | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

<sup>2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5-V maximum.



## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                                                                   |                                 | MIN                   | MAX                   | UNIT |
|-----------------|-----------------------------------------------------------------------------------|---------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                                                                    |                                 | 2                     | 5.5                   | V    |
|                 |                                                                                   | V <sub>CC</sub> = 2 V           | 1.5                   |                       |      |
|                 | I Bab Laval Samud valle na                                                        | V <sub>CC</sub> = 2.3 V ± 2.7 V | V <sub>CC</sub> × 0.7 |                       | V    |
| $V_{IH}$        | High-level input voltage                                                          | V <sub>CC</sub> = 3 V ± 3.6 V   | V <sub>CC</sub> × 0.7 |                       | V    |
|                 |                                                                                   | V <sub>CC</sub> = 4.5 V ± 5.5 V | V <sub>CC</sub> × 0.7 |                       |      |
|                 |                                                                                   | V <sub>CC</sub> = 2 V           |                       | 0.5                   |      |
| .,              | Laurianal immuturalta na                                                          | V <sub>CC</sub> = 2.3 V ± 2.7 V |                       | V <sub>CC</sub> × 0.3 | V    |
| $V_{IL}$        | Low-level input voltage                                                           | V <sub>CC</sub> = 3 V ± 3.6 V   |                       | V <sub>CC</sub> × 0.3 | V    |
|                 | Low-level input voltage  Input voltage  Output voltage  High-level output current | V <sub>CC</sub> = 4.5 V ± 5.5 V |                       | V <sub>CC</sub> × 0.3 |      |
| VI              | Input voltage                                                                     | 1                               | 0                     | 5.5                   | V    |
| .,              | Output voltage                                                                    | High or low state               | 0                     | V <sub>CC</sub>       | V    |
| V <sub>O</sub>  |                                                                                   | 3-state                         | 0                     | 5.5                   | V    |
| V <sub>o</sub>  |                                                                                   | V <sub>CC</sub> = 2 V           |                       | -50                   | μA   |
|                 | LEst land and and                                                                 | V <sub>CC</sub> = 2.3 V ± 2.7 V |                       | -2                    |      |
| I <sub>OH</sub> | Hign-level output current                                                         | V <sub>CC</sub> = 3 V ± 3.6 V   |                       | -8                    | mA   |
|                 |                                                                                   | V <sub>CC</sub> = 4.5 V ± 5.5 V |                       | -16                   |      |
|                 |                                                                                   | V <sub>CC</sub> = 2 V           |                       | 50                    | μA   |
|                 | Lave lavel autout access                                                          | V <sub>CC</sub> = 2.3 V ± 2.7 V |                       | 2                     |      |
| l <sub>OL</sub> | Low-level output current                                                          | V <sub>CC</sub> = 3 V ± 3.6 V   |                       | 8                     | mA   |
|                 |                                                                                   | V <sub>CC</sub> = 4.5 V ± 5.5 V |                       | 16                    |      |
|                 |                                                                                   | V <sub>CC</sub> = 2.3 V ± 2.7 V |                       | 200                   |      |
| Δt/Δν           | Input transition rise or fall                                                     | V <sub>CC</sub> = 3 V ± 3.6 V   |                       | 100                   | ns/V |
|                 |                                                                                   | V <sub>CC</sub> = 4.5 V ± 5.5 V |                       | 20                    |      |
| T <sub>A</sub>  | Operating free-air temperature                                                    | 1                               | -40                   | 125                   | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

#### **5.4 Thermal Information**

|                        |                                              |         |                | SN74L     | V373A   |               |               |      |  |
|------------------------|----------------------------------------------|---------|----------------|-----------|---------|---------------|---------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                |         | DGV<br>(TVSOP) | DW (SOIC) | NS (SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | UNIT |  |
|                        |                                              | 20 PINS |                |           |         |               |               |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 94.5    | 116.2          | 79.2      | 76.7    | 128.2         | 34.8          | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 56.4    | 31.2           | 43.7      | 43.2    | 70.5          | 42.9          | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 49.7    | 57.7           | 47.0      | 44.2    | 79.3          | 12.4          | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 18.5    | 0.9            | 18.6      | 16.8    | 23.4          | 0.8           | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 49.3    | 57.0           | 46.5      | 43.8    | 78.9          | 12.5          | °C/W |  |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | _       | _              | _         | _       | _             | 7.6           | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                         | \ \ \           | T <sub>A</sub> =      | 25°C |      | -40°C to +8           | 35°C | -40°C to +1           | 25°C | UNIT |
|------------------|-----------------------------------------|-----------------|-----------------------|------|------|-----------------------|------|-----------------------|------|------|
| PARAMETER        | TEST CONDITIONS                         | V <sub>CC</sub> | MIN                   | TYP  | MAX  | MIN                   | MAX  | MIN                   | MAX  | UNII |
|                  | I <sub>OH</sub> = -50 μA                | 2 V to<br>5.5 V | V <sub>CC</sub> - 0.1 |      |      | V <sub>CC</sub> - 0.1 |      | V <sub>CC</sub> - 0.1 |      |      |
| V <sub>OH</sub>  | I <sub>OH</sub> = −2 mA                 | 2.3 V           | 2                     |      |      | 2                     |      | 2                     |      | V    |
|                  | I <sub>OH</sub> = -8 mA                 | 3 V             | 2.48                  |      |      | 2.48                  |      | 2.48                  |      |      |
|                  | I <sub>OH</sub> = −16 mA                | 4.5 V           | 3.8                   |      |      | 3.8                   |      | 3.8                   |      |      |
|                  | I <sub>OL</sub> = 50 μA                 | 2 V to<br>5.5 V |                       |      | 0.1  |                       | 0.1  |                       | 0.1  |      |
| V <sub>OL</sub>  | I <sub>OL</sub> = 2 mA                  | 2.3 V           |                       |      | 0.4  |                       | 0.4  |                       | 0.4  | V    |
|                  | I <sub>OL</sub> = 8 mA                  | 3 V             |                       |      | 0.44 | -                     | 0.44 |                       | 0.44 |      |
|                  | I <sub>OL</sub> = 16 mA                 | 4.5 V           |                       |      | 0.55 |                       | 0.55 |                       | 0.55 |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND           | 0 V to<br>5.5 V |                       |      | ±1   |                       | ±1   |                       | ±1   | μA   |
| I <sub>OZ</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V           |                       |      | ±5   |                       | ±5   |                       | ±5   | μA   |
| Icc              | $V_1 = V_{CC}$ or $I_0 = 0$             | 5.5 V           |                       |      | 20   |                       | 20   |                       | 20   | μA   |
| I <sub>off</sub> | $V_I$ or $V_O = 0$ to $V_{CC}$          | 0               |                       |      | 5    |                       | 5    |                       | 5    | μA   |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V           |                       | 2.9  |      |                       |      |                       |      | pF   |

## 5.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

|                 |                             |             | T <sub>A</sub> = 2 | T <sub>A</sub> = 25°C |     | -40°C to +85°C |     | -40°C to +125°C |      |
|-----------------|-----------------------------|-------------|--------------------|-----------------------|-----|----------------|-----|-----------------|------|
|                 |                             |             | MIN                | MAX                   | MIN | MAX            | MIN | MAX             | UNIT |
| t <sub>w</sub>  | Pulse duration, LE high     |             | 6                  |                       | 6.5 |                | 6.5 |                 | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | High or low | 4.5                |                       | 5   |                | 5.5 |                 | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | High or low | 1.5                |                       | 1.5 |                | 2   |                 | ns   |

## 5.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

|                 |                             |             | T <sub>A</sub> = 25°C |     | -40°C to +85°C |     | -40°C to +125°C |     | UNIT |
|-----------------|-----------------------------|-------------|-----------------------|-----|----------------|-----|-----------------|-----|------|
|                 |                             |             | MIN                   | MAX | MIN            | MAX | MIN             | MAX | ONII |
| t <sub>w</sub>  | Pulse duration, LE high     |             | 5                     |     | 5              |     | 5               |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | High or low | 4                     |     | 4              |     | 4.5             |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | High or low | 1                     |     | 1              |     | 1.5             |     | ns   |

## 5.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

|                 |                             |             | T <sub>A</sub> = 25°C |     | -40°C to +85°C |     | -40°C to +125°C |     | UNIT |
|-----------------|-----------------------------|-------------|-----------------------|-----|----------------|-----|-----------------|-----|------|
|                 |                             |             | MIN                   | MAX | MIN            | MAX | MIN             | MAX | UNII |
| t <sub>w</sub>  | Pulse duration, LE high     |             | 5                     |     | 5              |     | 5               |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | High or low | 4                     |     | 4              |     | 4.5             |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | High or low | 1                     |     | 1              |     | 1.5             |     | ns   |

Product Folder Links: SN74LV373A

## 5.9 Switching Characteristics, $V_{CC}$ = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

| PARAMETER          | FROM<br>(INPUT) | TO (OUTPUT) | LOAD<br>CAPACITANCE    | T,  | <sub>\(\)</sub> = 25°( | ;                   | -40°(<br>+85° |     | -40°C to | +125°C | UNIT |
|--------------------|-----------------|-------------|------------------------|-----|------------------------|---------------------|---------------|-----|----------|--------|------|
|                    | ( 31)           | (0011-01)   | CAFACITANCE            | MIN | TYP                    | MAX                 | MIN           | MAX | MIN      | MAX    |      |
| 4                  | D               | Q           |                        |     | 8.3(1)                 | 15.2 <sup>(1)</sup> | 1             | 17  | 1        | 18.5   |      |
| t <sub>pd</sub>    | LE              | Q           | C <sub>L</sub> = 15 pF |     | 9.1 <sup>(1)</sup>     | 15.7 <sup>(1)</sup> | 1             | 19  | 1        | 20.5   | no   |
| t <sub>en</sub>    | ŌĒ              | Q           |                        |     | 8.9 <sup>(1)</sup>     | 15.8 <sup>(1)</sup> | 1             | 19  | 1        | 20     | ns   |
| t <sub>dis</sub>   | ŌĒ              | Q           |                        |     | 6.2 <sup>(1)</sup>     | 12.6 <sup>(1)</sup> | 1             | 15  | 1        | 16.5   |      |
| 4                  | D               | Q           |                        |     | 10.4                   | 18                  | 1             | 21  | 1        | 22.5   |      |
| t <sub>pd</sub>    | LE              | Q           |                        |     | 11.1                   | 18.6                | 1             | 22  | 1        | 23.5   |      |
| t <sub>en</sub>    | ŌĒ              | Q           | C <sub>L</sub> = 50 pF |     | 10.9                   | 18.8                | 1             | 22  | 1        | 23.5   | ns   |
| t <sub>dis</sub>   | ŌĒ              | Q           |                        |     | 8.3                    | 17.4                | 1             | 19  | 1        | 20.5   |      |
| t <sub>sk(o)</sub> |                 |             |                        |     |                        | 2                   |               | 2   |          | 2      |      |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

## 5.10 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT)       | LOAD<br>CAPACITANCE    | TA  | = 25°C             | ;                   | -40°0<br>+85 |      | –40°C to | +125°C | UNIT |
|--------------------|-----------------|----------------------|------------------------|-----|--------------------|---------------------|--------------|------|----------|--------|------|
|                    | (INFOT)         | (OUTPUT) CAPACITANCE | MIN                    | TYP | MAX                | MIN                 | MAX          | MIN  | MAX      |        |      |
|                    | D               | Q                    |                        |     | 5.8 <sup>(1)</sup> | 11.4 <sup>(1)</sup> | 1            | 13.5 | 1        | 14.5   |      |
| t <sub>pd</sub>    | LE              | Q                    | C = 15 pE              |     | 6.4 <sup>(1)</sup> | 11 <sup>(1)</sup>   | 1            | 13   | 1        | 14     | no   |
| t <sub>en</sub>    | ŌĒ              | Q                    | $C_L = 15 pF$          |     | 6.3 <sup>(1)</sup> | 11.4 <sup>(1)</sup> | 1            | 13.5 | 1        | 14.5   | ns   |
| t <sub>dis</sub>   | ŌĒ              | Q                    |                        |     | 4.7 <sup>(1)</sup> | 10 <sup>(1)</sup>   | 1            | 12   | 1        | 12.5   |      |
| 4                  | D               | Q                    |                        |     | 7.3                | 14.9                | 1            | 17   | 1        | 18     |      |
| t <sub>pd</sub>    | LE              | Q                    |                        |     | 7.8                | 14.5                | 1            | 16.5 | 1        | 17.5   |      |
| t <sub>en</sub>    | ŌĒ              | Q                    | C <sub>L</sub> = 50 pF |     | 7.7                | 14.9                | 1            | 17   | 1        | 18     | ns   |
| t <sub>dis</sub>   | ŌĒ              | Q                    |                        |     | 6                  | 13.2                | 1            | 15   | 1        | 15.5   |      |
| t <sub>sk(o)</sub> |                 |                      |                        |     |                    | 1.5                 |              | 1.5  |          | 1.5    |      |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

## 5.11 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

| PARAMETER          | FROM TO |          | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 25°C |                    |                    | -40°0<br>+85° |      | -40°C to +125°C |      | UNIT |
|--------------------|---------|----------|------------------------|-----------------------|--------------------|--------------------|---------------|------|-----------------|------|------|
|                    | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN                   | TYP                | MAX                | MIN           | MAX  | MIN             | MAX  |      |
|                    | D       | Q        |                        |                       | 4.1 <sup>(1)</sup> | 7.2 <sup>(1)</sup> | 1             | 8.5  | 1               | 9.5  |      |
| t <sub>pd</sub>    | LE      | Q        | 0 455                  |                       | 4.5 <sup>(1)</sup> | 7.2 <sup>(1)</sup> | 1             | 8.5  | 1               | 9.5  |      |
| t <sub>en</sub>    | ŌĒ      | Q        | C <sub>L</sub> = 15 pF |                       | 4.5 <sup>(1)</sup> | 8.1 <sup>(1)</sup> | 1             | 9.5  | 1               | 10.5 | ns   |
| t <sub>dis</sub>   | ŌĒ      | Q        |                        |                       | 3.3 <sup>(1)</sup> | 7.2 <sup>(1)</sup> | 1             | 8.5  | 1               | 9    |      |
|                    | D       | Q        |                        |                       | 5.1                | 9.2                | 1             | 10.5 | 1               | 11.5 |      |
| t <sub>pd</sub>    | LE      | Q        |                        |                       | 5.5                | 9.2                | 1             | 10.5 | 1               | 11.5 |      |
| t <sub>en</sub>    | ŌĒ      | Q        | C <sub>L</sub> = 50 pF |                       | 5.5                | 10.1               | 1             | 11.5 | 1               | 12.5 | ns   |
| t <sub>dis</sub>   | ŌĒ      | Q        |                        |                       | 4                  | 9.2                | 1             | 10.5 | 1               | 11   |      |
| t <sub>sk(o)</sub> |         |          |                        |                       |                    | 1                  |               | 1    |                 | 1    |      |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



## **5.12 Noise Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | SN                                                     | UNIT |      |   |
|--------------------|-----------------------------------------------|--------------------------------------------------------|------|------|---|
|                    | FARAMETER                                     | SN74LV373A  MIN TYP MAX  0.6 0.8  -0.6 -0.8  2.9  2.31 | UNII |      |   |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |                                                        | 0.6  | 0.8  | V |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |                                                        | -0.6 | -0.8 | V |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |                                                        | 2.9  |      | V |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31                                                   |      |      | V |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |                                                        |      | 0.99 | V |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## **5.13 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|     | PARAMETER                                     | TEST            | V <sub>CC</sub>        | TYP          | UNIT  |      |    |
|-----|-----------------------------------------------|-----------------|------------------------|--------------|-------|------|----|
| _   | C <sub>nd</sub> Power dissipation capacitance | Outputs enabled | C <sub>1</sub> = 50 pF | f = 10 MHz   | 3.3 V | 17.4 | 5  |
| Opd | rower dissipation capacitance                 | Outputs enabled | CL = 30 pr             | 1 - 10 WILIZ | 5 V   | 19.5 | рF |

## **5.14 Typical Characteristics**



Figure 5-1. TPD vs Temperature at 5 V



Figure 5-2. TPD vs V<sub>CC</sub> at 25°C

#### **6 Parameter Measurement Information**

#### 6.1



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpHL and tpLH are the same as tpd.
- H. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

## 7 Detailed Description

## 7.1 Overview

The SN74LV373A device is an octal transparent D-type latch designed for 2 V to 5.5 V  $V_{CC}$  operation.

When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

At power-up, the state of the Q outputs are not predictable until the first valid clock.

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pull-up components.

 $\overline{\text{OE}}$  does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 7.2 Functional Block Diagram



To Seven Other Channels

## 7.3 Feature Description

- · Wide operating voltage range
  - Operates from 2 V to 5.5 V
- · Allows down-voltage translation
  - Inputs accept voltages to 5.5 V
- · Slow edges reduce output ringing

#### 7.4 Device Functional Modes

Table 7-1 shows the functional modes of SN74LV373A.

Table 7-1. Function Table (Each Latch)

|    | INPUTS | OUTPUT |       |
|----|--------|--------|-------|
| ŌĒ | LE     | D      | Q     |
| L  | Н      | Н      | Н     |
| L  | Н      | L      | L     |
| L  | L      | X      | $Q_0$ |
| Н  | Χ      | X      | Z     |

Product Folder Links: SN74LV373A

## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The SN74LV540A device is a low-drive CMOS device that can be used for a multitude of bus interface type applications where putput ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are tolerant to 5.5 V at any valid  $V_{CC}$ . This feature makes it Ideal for translating down to the  $V_{CC}$  level. Figure 8-2 shows the reduction in ringing compared to higher drive parts such as AC.

#### 8.2 Typical Application



Figure 8-1. Typical Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 8.2.2 Detailed Design Procedure

- Recommended Input Conditions
  - For rise time and fall time specifications, see Δt/ΔV in the Section 5.3 table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Section 5.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

#### 8.2.3 Application Curves



#### **Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Section 5.3* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 8.3 Layout

#### 8.3.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 8-3 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 8.3.2 Layout Example



Figure 8-3. Layout Diagram



## 9 Device and Documentation Support

## 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Community Resources

#### 9.3 Trademarks

All trademarks are the property of their respective owners.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## 

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated

www.ti.com

31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|------------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                  |                       |          | (4)                           | (5)                        |              |                  |
| SN74LV373ADBR         | Active   | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ADBR.A       | Active   | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ADGSR        | Active   | Production    | VSSOP (DGS)   20 | 5000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L373A            |
| SN74LV373ADGSR.A      | Active   | Production    | VSSOP (DGS)   20 | 5000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L373A            |
| SN74LV373ADGVR        | Active   | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ADGVR.A      | Active   | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ADW          | Obsolete | Production    | SOIC (DW)   20   | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | LV373A           |
| SN74LV373ADWR         | Active   | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ADWR.A       | Active   | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373ANSR         | Active   | Production    | SOP (NS)   20    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 74LV373A         |
| SN74LV373ANSR.A       | Active   | Production    | SOP (NS)   20    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 74LV373A         |
| SN74LV373APW          | Obsolete | Production    | TSSOP (PW)   20  | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | LV373A           |
| SN74LV373APWR         | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373APWR.A       | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373APWRG4       | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373APWRG4.A     | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV373A           |
| SN74LV373APWT         | Obsolete | Production    | TSSOP (PW)   20  | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | LV373A           |
| SN74LV373ARGYR        | Active   | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LV373A           |
| SN74LV373ARGYR.A      | Active   | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LV373A           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## PACKAGE OPTION ADDENDUM

www.ti.com 31-Oct-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV373A:

Automotive: SN74LV373A-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV373ADBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV373ADGSR  | VSSOP           | DGS                | 20 | 5000 | 330.0                    | 16.4                     | 5.4        | 5.4        | 1.45       | 8.0        | 16.0      | Q1               |
| SN74LV373ADGVR  | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV373ADWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV373ANSR   | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV373APWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV373APWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV373ARGYR  | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.71       | 4.71       | 1.1        | 8.0        | 12.0      | Q1               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV373ADBR   | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV373ADGSR  | VSSOP        | DGS             | 20   | 5000 | 353.0       | 353.0      | 32.0        |
| SN74LV373ADGVR  | TVSOP        | DGV             | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV373ADWR   | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LV373ANSR   | SOP          | NS              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LV373APWR   | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV373APWRG4 | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV373ARGYR  | VQFN         | RGY             | 20   | 3000 | 353.0       | 353.0      | 32.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## DGV (R-PDSO-G\*\*)

## 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 3.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FGLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. No JEDEC registration as of September 2020.
- 5. Features may differ or may not be present.





#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025