

# HIGH-SPEED DIFFERENTIAL RECEIVERS

Check for Samples: SN65LVDS33, SN65LVDT33, SN65LVDS34, SN65LVDT34

#### **FEATURES**

- 400-Mbps Signaling Rate<sup>(1)</sup> and 200-Mxfr/s Data Transfer Rate
- Operates With a Single 3.3-V Supply
- -4 V to 5 V Common-Mode Input Voltage Range
- Differential Input Thresholds <±50 mV With 50 mV of Hysteresis Over Entire Common-Mode Input Voltage Range
- Integrated 110-Ω Line Termination Resistors On LVDT Products
- TSSOP Packaging (33 Only)
- Complies With TIA/EIA-644 (LVDS)
- Active Failsafe Assures a High-Level Output With No Input
- Bus-Pin ESD Protection Exceeds 15 kV HBM
- Input Remains High-Impedance on Power Down
- TTL Inputs Are 5 V Tolerant
- Pin-Compatible With the AM26LS32, SN65LVDS32B, µA9637, SN65LVDS9637B
- (1) The signalling rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

#### **DESCRIPTION**

This family of four LVDS data line receivers offers the widest common-mode input voltage range in the industry. These receivers provide an input voltage range specification compatible with a 5-V PECL signal as well as an overall increased ground-noise tolerance. They are in industry standard footprints with integrated termination as an option.

Precise control of the differential input voltage thresholds allows for inclusion of 50 mV of input voltage hysteresis to improve noise rejection on slowly changing input signals. The input thresholds are still no more than ±50 mV over the full input common-mode voltage range.

The high-speed switching of LVDS signals usually necessitates the use of a line impedance matching resistor at the receiving-end of the cable or transmission media. The SN65LVDT series of receivers eliminates this external resistor by integrating it with the receiver. The nonterminated SN65LVDS series is also available for multidrop or other termination circuits.

#### SN65LVDS33D, SN65LVDT33D SN65LVDS33PW, SN65LVDT33PW



#### SN65LVDS34D, SN65LVDT34D





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### AVAILABLE OPTIONS(1)

| PART<br>NUMBER <sup>(2)</sup> | NUMBER OF<br>RECEIVERS | TERMINATION RESISTOR | SYMBOLIZATION |
|-------------------------------|------------------------|----------------------|---------------|
| SN65LVDS33D                   | 4                      | No                   | LVDS33        |
| SN65LVDS33PW                  | 4                      | No                   | LVDS33        |
| SN65LVDTS33D                  | 4                      | Yes                  | LVDT33        |
| SN65LVDT33PW                  | 4                      | Yes                  | LVDT33        |
| SN65LVDS34D                   | 2                      | No                   | LVDS34        |
| SN65LVDT34D                   | 2                      | Yes                  | LVDT34        |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
website at www.ti.com.

# **DESCRIPTION (CONTINUED)**

The receivers can withstand ±15 kV human-body model (HBM) and ±600 V machine model (MM) electrostatic discharges to the receiver input pins with respect to ground without damage. This provides reliability in cabled and other connections where potentially damaging noise is always a threat.

The receivers also include a (patent pending) failsafe circuit that will provide a high-level output within 600 ns after loss of the input signal. The most common causes of signal loss are disconnected cables, shorted lines, or powered-down transmitters. The failsafe circuit prevents noise from being received as valid data under these fault conditions. This feature may also be used for Wired-Or bus signaling. See *The Active Failsafe Feature of the SN65LVDS32B* application note.

The intended application and signaling technique of these devices is point-to-point baseband data transmission over controlled impedance media of approximately 100  $\Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The SN65LVDS33, SN65LVDT33, SN65LVDS34 and SN65LVDT34 are characterized for operation from -40°C to 85°C.

Table 1. Function Tables (1)

| SN65LVDS33 and                     | SN65L | VDT33 |        | SN65LVDS34 and SN65LVDT34                            |        |  |  |
|------------------------------------|-------|-------|--------|------------------------------------------------------|--------|--|--|
| DIFFERENTIAL INPUT                 | ENAI  | BLES  | OUTPUT | DIFFERENTIAL INPUT                                   | OUTPUT |  |  |
| $V_{ID} = V_A - V_B$               | G     | G     | Y      | $V_{ID} = V_A - V_B$                                 | Y      |  |  |
| V <sub>ID</sub> ≥ -32 mV           | Н     | Х     | Н      | $V_{ID} \ge -32 \text{ mV}$                          | Н      |  |  |
| V <sub>ID</sub> ≥ -32 IIIV         | Х     | L     | Н      | $-100 \text{ mV} < V_{\text{ID}} \le -32 \text{ mV}$ | ?      |  |  |
| 100 mV = V < 22 mV                 | Н     | X     | ?      | $V_{ID} \le -100 \text{ mV}$                         | L      |  |  |
| -100 mV < V <sub>ID</sub> ≤ -32 mV | Х     | L     | ?      | Open                                                 | Н      |  |  |
| \/ < 100 m\/                       | Н     | Х     | L      |                                                      |        |  |  |
| V <sub>ID</sub> ≤ −100 mV          | Х     | L     | L      |                                                      |        |  |  |
| X                                  | L     | Н     | Z      |                                                      |        |  |  |
| Open                               | Н     | Х     | Н      |                                                      |        |  |  |
| Open                               | Х     | L     | Н      |                                                      |        |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate

<sup>(2)</sup> Add the suffix R for taped and reeled carrier.



# **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                       |                              | UNIT                         |  |  |
|---------------------------------------|------------------------------|------------------------------|--|--|
| Supply voltage range, V <sub>CC</sub> | (2)                          | –0.5 V to 4 V                |  |  |
|                                       | Enables or Y                 | −1 V to 6 V                  |  |  |
| Voltage range                         | A or B                       | –5 V to 6 V                  |  |  |
|                                       | $ V_A - V_B $ (LVDT)         | 1 V                          |  |  |
| Electrostatic discharge               | A, B, and GND <sup>(3)</sup> | Class 3, A: 15 kV, B: 500 V  |  |  |
| Charged-device mode                   | All pins <sup>(4)</sup>      | ±500 V                       |  |  |
| Continuous power dissipation          |                              | See Dissipation Rating Table |  |  |
| Storage temperature range             |                              | -65°C to 150°C               |  |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
- 3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|----------------------------------------------------------------|---------------------------------------|
| D8      | 725 mW                                | 5.8 mW/°C                                                      | 377 mW                                |
| PW16    | 774 mW                                | 6.2 mW/°C                                                      | 402 mW                                |
| D16     | 950 mW                                | 7.6 mW/°C                                                      | 494 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### RECOMMENDED OPERATING CONDITIONS

|                                   |                                              |                                                         | MIN | NOM | MAX | UNIT |
|-----------------------------------|----------------------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub>                   | Supply voltage                               |                                                         | 3   | 3.3 | 3.6 | V    |
| V <sub>IH</sub>                   | High-level input voltage                     | Enables                                                 | 2   |     | 5   | V    |
| V <sub>IL</sub>                   | Low-level input voltage                      | Enables                                                 | 0   |     | 8.0 | V    |
| 137.1                             | Manustrude of differential innuturalisas     | LVDS                                                    | 0.1 |     | 3   | V    |
| V <sub>ID</sub>                   | Magnitude of differential input voltage LVDT |                                                         |     | 8.0 | V   |      |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separately o    | Voltage at any bus terminal (separately or common-mode) |     |     |     | V    |
| T <sub>A</sub>                    | Operating free-air temperature               |                                                         |     |     |     | °C   |



# **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                  |                      | TEST CONDITIONS                                              | MIN                       | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |  |
|----------------------|------------------------------------------------------------|----------------------|--------------------------------------------------------------|---------------------------|--------------------|------|------|--|--|--|
| V <sub>IT1</sub>     | Positive-going differential inp                            | ut voltage threshold | V 4 V 0                                                      |                           |                    | 50   |      |  |  |  |
| V <sub>IT2</sub>     | Negative-going differential inp<br>threshold               | out voltage          | V <sub>IB</sub> = -4 V or 5 V,<br>See Figure 1 and Figure 2  | -50                       |                    |      | mV   |  |  |  |
| V <sub>IT3</sub>     | Differential input failsafe volta                          | ige threshold        | See Table 2 and Figure 5                                     | -32                       |                    | -100 | mV   |  |  |  |
| $V_{\text{ID(HYS)}}$ | Differential input voltage hysteresis, $V_{IT1} - V_{IT2}$ |                      |                                                              |                           | 50                 |      | mV   |  |  |  |
| $V_{OH}$             | High-level output voltage  Low-level output voltage        |                      | $I_{OH} = -4 \text{ mA}$                                     | 2.4                       |                    |      | V    |  |  |  |
| $V_{OL}$             | Low-level output voltage                                   |                      | I <sub>OL</sub> = 4 mA                                       |                           |                    | 0.4  | V    |  |  |  |
|                      |                                                            | SN65LVDx33           | G at V <sub>CC</sub> , No load, Steady-state                 |                           | 16                 | 23   |      |  |  |  |
| $I_{CC}$             | Supply current                                             | SNOSLVDX33 G at GND  |                                                              |                           | 1.1                | 5    | mA   |  |  |  |
|                      |                                                            | SN65LVDx34           | No load, Steady-state                                        |                           | 8                  | 12   |      |  |  |  |
|                      |                                                            |                      | V <sub>I</sub> = 0 V, Other input open                       |                           |                    | ±20  |      |  |  |  |
|                      |                                                            | SN65LVDS             | V <sub>I</sub> = 2.4 V, Other input open                     |                           |                    | ±20  |      |  |  |  |
|                      |                                                            | SINDSLVDS            | V <sub>I</sub> = -4 V, Other input open                      |                           |                    | ±75  | μΑ   |  |  |  |
|                      | Input current                                              |                      | V <sub>I</sub> = 5 V, Other input open                       |                           |                    | ±40  |      |  |  |  |
| l <sub>l</sub>       | (A or B inputs)                                            |                      | V <sub>I</sub> = 0 V, Other input open                       |                           |                    | ±40  |      |  |  |  |
|                      |                                                            | SN65LVDT             | V <sub>I</sub> = 2.4 V, Other input open                     | = 2.4 V, Other input open |                    |      |      |  |  |  |
|                      |                                                            | SINDSLVDI            | $V_I = -4 V$ , Other input open                              |                           | ±150               |      |      |  |  |  |
|                      |                                                            |                      | V <sub>I</sub> = 5 V, Other input open                       |                           |                    | ±80  |      |  |  |  |
|                      | Differential input current                                 | SN65LVDS             | $V_{ID} = 100 \text{ mV}, V_{IC} = -4 \text{ V or 5 V}$      |                           |                    | ±3   | μΑ   |  |  |  |
| I <sub>ID</sub>      | $(I_{IA} - I_{IB})$                                        | SN65LVDT             | $V_{ID} = 200 \text{ mV}, V_{IC} = -4 \text{ V or 5 V}$      | 1.55                      |                    | 2.22 | mA   |  |  |  |
|                      |                                                            | SN65LVDS             | $V_A$ or $V_B = 0$ V or 2.4 V, $V_{CC} = 0$ V                |                           |                    | ±20  |      |  |  |  |
|                      | Power-off input current                                    | SNOSLVDS             | $V_A$ or $V_B = -4$ or 5 V, $V_{CC} = 0$ V                   |                           |                    | ±50  |      |  |  |  |
| I <sub>I(OFF)</sub>  | (A or B inputs)                                            | SN65LVDT             | $V_A$ or $V_B = 0$ V or 2.4 V, $V_{CC} = 0$ V                |                           |                    | ±30  | μA   |  |  |  |
| ı                    |                                                            | SNOSLVDT             | $V_A$ or $V_B = -4 \text{ V}$ or 5 V, $V_{CC} = 0 \text{ V}$ |                           |                    | ±100 |      |  |  |  |
| I <sub>IH</sub>      | High-level input current (enal                             | oles)                | V <sub>IH</sub> = 2 V                                        |                           |                    | 10   | μΑ   |  |  |  |
| I <sub>IL</sub>      | Low-level input current (enab                              | les)                 | V <sub>IL</sub> = 0.8 V                                      |                           |                    | 10   | μΑ   |  |  |  |
| l <sub>OZ</sub>      | High-impedance output curre                                | nt                   |                                                              | -10                       |                    | 10   | μΑ   |  |  |  |
| Cı                   | Input capacitance, A or B inp                              | ut to GND            | $V_I = 0.4 \sin (4E6\pi t) + 0.5 V$                          |                           | 5                  |      | pF   |  |  |  |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3 V supply.

# TEXAS INSTRUMENTS

### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                    | TEST CONDITIONS                      | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|--------------------------------------------------------------|--------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH(1)</sub> | Propagation delay time, low-to-high-level output             | See Figure 3                         | 2.5 | 4                  | 6   | ns   |
| t <sub>PHL(1)</sub> | Propagation delay time, high-to-low-level output             | See Figure 3                         | 2.5 | 4                  | 6   | ns   |
| t <sub>d1</sub>     | Delay time, failsafe deactivate time                         | C <sub>L</sub> = 10 pF, See Figure 3 |     |                    | 9   | ns   |
| t <sub>d2</sub>     | Delay time, failsafe activate time                           | and Figure 6                         | 0.3 |                    | 1.5 | μs   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>PHL(1)</sub> - t <sub>PLH(1)</sub>  )    |                                      |     | 200                |     | ps   |
| t <sub>sk(o)</sub>  | Output skew <sup>(2)</sup>                                   |                                      |     | 150                |     | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(3)</sup>                             | See Figure 3                         |     |                    | 1   | ns   |
| t <sub>r</sub>      | Output signal rise time                                      |                                      |     | 0.8                |     | ns   |
| t <sub>f</sub>      | Output signal fall time                                      |                                      |     | 0.8                |     | ns   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level-to-high-impedance output  |                                      |     | 5.5                | 9   | ns   |
| $t_{PLZ}$           | Propagation delay time, low-level-to-high-impedance output   | Soo Figure 4                         |     | 4.4                | 9   | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-impedance -to-high-level output | See Figure 4                         |     | 3.8                | 9   | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output   |                                      |     | 7                  | 9   | ns   |

- (1) All typical values are at 25°C and with a 3.3-V supply.
- (2) t<sub>sk(o)</sub> is the magnitude of the time difference between the t<sub>PLH</sub> or t<sub>PHL</sub> of all receivers of a single device with all of their inputs driven together.
- (3)  $t_{sk(pp)}$  is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



# PARAMETER MEASUREMENT INFORMATION (continued)



<sup>†</sup> Remove for testing LVDT device.



NOTE: Input signal of 3 Mpps, duration of 167 ns, and transition time of <1 ns.

Figure 2.  $V_{\text{IT1}}$  and  $V_{\text{IT2}}$  Input Voltage Threshold Test Circuit and Definitions



# PARAMETER MEASUREMENT INFORMATION (continued)



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulsewidth = 10 ±0.2 ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 3. Timing Test Circuit and Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_T$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulsewidth = 500  $\pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.



Figure 4. Enable/Disable Time Test Circuit and Waveforms



Table 2. Receiver Minimum and Maximum  $V_{\text{IT3}}$  Input Threshold Test Voltages

| APPLIED V            | OLTAGES <sup>(1)</sup> | RESULTANT INPUTS     |        |   |  |  |  |  |
|----------------------|------------------------|----------------------|--------|---|--|--|--|--|
| V <sub>IA</sub> (mV) | V <sub>IB</sub> (mV)   | V <sub>ID</sub> (mV) | Output |   |  |  |  |  |
| -4000                | -3900                  | -100                 | -3950  | L |  |  |  |  |
| -4000                | -3968                  | -32                  | -3984  | Н |  |  |  |  |
| 4900                 | 5000                   | -100                 | 4950   | L |  |  |  |  |
| 4968                 | 5000                   | -32                  | 4984   | Н |  |  |  |  |

(1) These voltages are applied for a minimum of 1.5 μs.



Figure 5. V<sub>IT3</sub> Failsafe Threshold Test



Figure 6. Waveforms for Failsafe Activate and Deactivate



#### TYPICAL CHARACTERISTICS



# HIGH-LEVEL OUTPUT VOLTAGE VS HIGH-LEVEL OUTPUT CURRENT



# LOW-TO-HIGH PROPAGATION DELAY TIME vs



# HIGH-TO-LOW PROPAGATION DELAY TIME vs





# TYPICAL CHARACTERISTICS (continued)



#### APPLICATION INFORMATION



- A. Place a  $0.1-\mu F$  Z5U ceramic, mica or polystyrene dielectric, 0805 size, chip capacitor between  $V_{CC}$  and the ground plane. The capacitor should be located as close as possible to the device terminals.
- B. The termination resistance value should match the nominal characteristic impedance of the transmission media with ±10%.
- C. Unused enable inputs should be tied to  $V_{CC}$  or GND as appropriate.

Figure 12. Operation With 5-V Supply



#### RELATED INFORMATION

IBIS modeling is available for this device. Contact the local TI sales office or the TI Web site at www.ti.com for more information.

For more application guidelines, see the following documents:

- Low-Voltage Differential Signalling Design Notes (SLLA014)
- Interface Circuits for TIA/EIA-644 (LVDS) (SLLA038)
- Reducing EMI With LVDS (SLLA030)
- Slew Rate Control of LVDS Circuits (SLLA034)
- Using an LVDS Receiver With RS-422 Data (SLLA031)
- Evaluating the LVDS EVM (SLLA033)

#### **ACTIVE FAILSAFE FEATURE**

A differential line receiver commonly has a failsafe circuit to prevent it from switching on input noise. Current LVDS failsafe solutions require either external components with subsequent reductions in signal quality or integrated solutions with limited application. This family of receivers has a new integrated failsafe that solves the limitations seen in present solutions. A detailed theory of operation is presented in application note *The Active Failsafe Feature of the SN65LVDS32B*, (SLLA082A).

The following figure shows one receiver channel with active failsafe. It consists of a main receiver that can respond to a high-speed input differential signal. Also connected to the input pair are two failsafe receivers that form a window comparator. The window comparator has a much slower response than the main receiver and it detects when the input differential falls below 80 mV. A 600-ns failsafe timer filters the window comparator outputs. When failsafe is asserted, the failsafe logic drives the main receiver output to logic high.



Figure 13. Receiver With Active Failsafe

#### ECL/PECL-TO-LVTTL CONVERSION WITH TI'S LVDS RECEIVER

The various versions of emitter-coupled logic (i.e., ECL, PECL and LVPECL) are often the physical layer of choice for system designers. Designers know of the established technology and that it is capable of high-speed data transmission. In the past, system requirements often forced the selection of ECL. Now technologies like



LVDS provide designers with another alternative. While the total exchange of ECL for LVDS may not be a design option, designers have been able to take advantage of LVDS by implementing a small resistor divider network at the input of the LVDS receiver. TI has taken the next step by introducing a wide common-mode LVDS receiver (no divider network required) which can be connected directly to an ECL driver with only the termination bias voltage required for ECL termination (V<sub>CC</sub>-2 V).

Figure 14 and Figure 15 show the use of an LV/PECL driver driving 5 meters of CAT-5 cable and being received by Tl's wide common-mode receiver and the resulting eye-pattern. The values for R3 are required in order to provide a resistor path to ground for the LV/PECL driver. With no resistor divider, R1 simply needs to match the characteristic load impedance of 50  $\Omega$ . The R2 resistor is a small value and is intended to minimize any possible common-mode current reflections.



Figure 14. LVPECL or PECL to Remote Wide Common-Mode LVDS Receiver



Figure 15. LV/PECL to Remote SN65LVDS33 at 500 Mbps Receiver Output (CH1)

#### **TEST CONDITIONS**

- V<sub>CC</sub> = 3.3 V
- T<sub>A</sub> = 25°C (ambient temperature)
- All four channels switching simultaneously with NRZ data. Scope is pulse-triggered simultaneously with NRZ data.



#### **EQUIPMENT**

- Tektronix PS25216 programmable power supply
- Tektronix HFS 9003 stimulus system
- Tektronix TDS 784D 4-channel digital phosphor oscilloscope DPO



Figure 16. Equipment Setup



Figure 17. Typical Eye Pattern SN65LVDS33

www.ti.com

11-Nov-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN65LVDS33D           | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33D.B         | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33DG4         | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33DR          | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33DR.B        | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33DRG4        | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33PW          | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33PW.B        | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33PWR         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS33PWR.B       | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS33           |
| SN65LVDS34D           | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS34           |
| SN65LVDS34D.B         | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS34           |
| SN65LVDS34DR          | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS34           |
| SN65LVDS34DR.B        | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS34           |
| SN65LVDS34DRG4        | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS34           |
| SN65LVDT33D           | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33D.B         | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33DG4         | Active     | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PW          | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PW.B        | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PWG4        | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PWR         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PWR.B       | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PWRG4       | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT33PWRG4.B     | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT33           |
| SN65LVDT34D           | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT34           |
| SN65LVDT34D.B         | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT34           |
| SN65LVDT34DG4         | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT34           |
| SN65LVDT34DR          | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT34           |

# PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| SN65LVDT34DR.B        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT34           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LVDS33:

Enhanced Product : SN65LVDS33-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS33DR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDS33PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDS34DR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LVDT33PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDT33PWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDT34DR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 15-Jul-2025



# \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS33DR    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| SN65LVDS33PWR   | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDS34DR    | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65LVDT33PWR   | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDT33PWRG4 | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDT34DR    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |



www.ti.com 15-Jul-2025

# **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS33D    | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN65LVDS33D.B  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN65LVDS33DG4  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN65LVDS33PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS33PW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS34D    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS34D    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDS34D.B  | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS34D.B  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT33D    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT33D.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT33DG4  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT33PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT33PW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT33PWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT34D    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT34D    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT34D.B  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT34D.B  | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT34DG4  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT34DG4  | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025