### SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

- Multiplexed I/O Ports Provide Improved Bit Density
- Four Modes of Operation:
  - Hold (Store)
  - Shift Right
  - Shift Left
  - Load Data
- Operate With Outputs Enabled or at High Impedance
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for n-Bit Word Lengths
- Synchronous Clear
- Applications:
  - Stacked or Push-Down Registers
  - Buffer Storage
  - Accumulator Registers
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These 8-bit universal shift/storage registers feature multiplexed input/output (I/O) ports to achieve full 8-bit data handling in a 20-pin package. Two function-select (S0, S1) inputs and two output-enable (OE1, OE2) inputs can be used to choose the modes of operation listed in the function table.

SN54ALS323 . . . J PACKAGE SN74ALS323 . . . DW OR N PACKAGE (TOP VIEW)



SN54ALS323 . . . FK PACKAGE (TOP VIEW)



Synchronous parallel loading is accomplished by taking both S0 and S1 high. This places the 3-state outputs in the high-impedance state and permits data applied on the I/O ports to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. Clearing occurs synchronously when the clear (CLR) input is low. Taking either OE1 or OE2 high disables the outputs but has no effect on clearing, shifting, or storing data.

The SN54ALS323 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ALS323 is characterized for operation from 0°C to 70°C.

## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

#### **FUNCTION TABLE**

| MODE           |             |             |             | INP         | UTS         |          |             |             |                                    |                                    |                                    | I/O P                              | ORTS                               |                                    |                                    |                                    | OUTI                               | PUTS                               |
|----------------|-------------|-------------|-------------|-------------|-------------|----------|-------------|-------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| MODE           | CLR         | S1          | S0          | OE1†        | OE2†        | CLK      | SL          | SR          | A/Q <sub>A</sub>                   | B/QB                               | C/QC                               | D/QD                               | E/Q <sub>E</sub>                   | F/Q <sub>F</sub>                   | G/Q <sub>G</sub>                   | H/Q <sub>H</sub>                   | $Q_{A'}$                           | $Q_{H'}$                           |
| Clear          | L<br>L<br>L | X<br>L<br>H | L<br>X<br>H | L<br>L<br>X | L<br>L<br>X | ↑<br>↑   | X<br>X<br>X | X<br>X<br>X | L<br>L<br>X                        | L<br>L<br>L                        | L<br>L<br>L                        |
| Hold           | H<br>H      | L<br>X      | L<br>X      | L<br>L      | L<br>L      | X<br>L   | X<br>X      | X<br>X      | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>B0</sub><br>Q <sub>B0</sub> | QC0                                | Q <sub>D0</sub><br>Q <sub>D0</sub> | Q <sub>E0</sub><br>Q <sub>E0</sub> | Q <sub>F0</sub><br>Q <sub>F0</sub> | Q <sub>G0</sub><br>Q <sub>G0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> |
| Shift<br>Right | H<br>H      | L<br>L      | H<br>H      | L<br>L      | L<br>L      | ↑<br>↑   | X<br>X      | H<br>L      | H<br>L                             | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub> | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | H<br>L                             | Q <sub>Gn</sub><br>Q <sub>Gn</sub> |
| Shift<br>Left  | H<br>H      | H<br>H      | L<br>L      | L<br>L      | L<br>L      | <b>↑</b> | H<br>L      | X<br>X      | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub>                    | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Q <sub>Hn</sub><br>Q <sub>Hn</sub> | H<br>L                             | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | H<br>L                             |
| Load           | Н           | Н           | Н           | Χ           | Χ           | 1        | Χ           | Χ           | а                                  | b                                  | С                                  | d                                  | е                                  | f                                  | g                                  | h                                  | а                                  | h                                  |

NOTE: a . . . h = the level of the steady-state input at inputs A through H, respectively. This data is loaded into the flip-flops while the flip-flop outputs are isolated from the I/O terminals.

## logic symbol‡



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



<sup>†</sup> When one or both output-enable inputs are high, the eight I/O terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

### logic diagram (positive logic)



 $\dagger$  I/O ports not shown: B/QB (13), C/QC (6), D/QD (14), E/QE (5), F/QF (15), and G/QG (4).

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage, V <sub>CC</sub>                 |                      |
|-------------------------------------------------|----------------------|
| Input voltage, V <sub>I</sub> : All inputs      |                      |
| I/O ports                                       | 5.5 V                |
| Operating free-air temperature range, TA: SN54A | LS323 –55°C to 125°C |
| SN74A                                           | LS323 0°C to 70°C    |
| Storage temperature range                       | –65°C to 150°C       |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

### recommended operating conditions

|     |                                |                                      | SN    | 54ALS3 | 23   | SN74ALS323 |     |      | LINUT |
|-----|--------------------------------|--------------------------------------|-------|--------|------|------------|-----|------|-------|
|     |                                |                                      | MIN   | NOM    | MAX  | MIN        | NOM | MAX  | UNIT  |
| VCC | Supply voltage                 |                                      | 4.5   | 5      | 5.5  | 4.5        | 5   | 5.5  | V     |
| VIH | High-level input voltage       |                                      | 2     |        |      | 2          |     |      | V     |
| VIL | Low-level input voltage        |                                      |       |        | 0.7  |            |     | 0.8  | V     |
|     | I Park Terral and and annual   | Q <sub>A</sub> ' or Q <sub>H</sub> ' |       |        | -0.4 |            |     | -0.4 | 4     |
| IОН | High-level output current      | Q <sub>A</sub> thru Q <sub>H</sub>   |       |        | -1   |            |     | -2.6 | mA    |
|     | Lave lavel autout assument     | Q <sub>A</sub> ' or Q <sub>H</sub> ' |       |        | 4    |            |     | 8    | 4     |
| lOL | Low-level output current       | Q <sub>A</sub> thru Q <sub>H</sub>   | 12 24 |        | 24   | mA         |     |      |       |
| TA  | Operating free-air temperature |                                      | -55   |        | 125  | 0          |     | 70   | °C    |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | ADAMETED                             | TF0T 00                                     | TEST CONDITIONS            |                    |                  | 23   | SN74ALS323         |      |      |      |  |
|-------------------|--------------------------------------|---------------------------------------------|----------------------------|--------------------|------------------|------|--------------------|------|------|------|--|
|                   | ARAMETER                             | TEST CO                                     | ONDITIONS                  | MIN                | TYP <sup>†</sup> | MAX  | MIN                | TYP† | MAX  | UNIT |  |
| VIK               |                                      | V <sub>CC</sub> = 4.5 V,                    | $I_{I} = -18 \text{ mA}$   |                    |                  | -1.5 |                    |      | -1.5 | V    |  |
|                   | Any output                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2                |      | V <sub>CC</sub> -2 | 2    |      |      |  |
| Vон               | O . thru O .                         | V 45V                                       | $I_{OH} = -1 \text{ mA}$   | 2.4                | 3.3              |      |                    |      |      | V    |  |
|                   | Q <sub>A</sub> thru Q <sub>H</sub>   | V <sub>CC</sub> = 4.5 V                     | $I_{OH} = -2.6 \text{ mA}$ |                    |                  |      | 2.4                | 3.2  |      |      |  |
|                   | 007.0                                | V 45V                                       | $I_{OL} = 4 \text{ mA}$    |                    | 0.25             | 0.4  |                    | 0.25 | 0.4  |      |  |
| 11/               | Q <sub>A</sub> ' or Q <sub>H</sub> ' | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 8 \text{ mA}$    |                    |                  |      |                    | 0.35 | 0.5  | ٧    |  |
| VOL               | Q <sub>A</sub> thru Q <sub>H</sub>   | V 45V                                       | $I_{OL} = 12 \text{ mA}$   |                    | 0.25             | 0.4  |                    | 0.25 | 0.4  |      |  |
|                   |                                      | V <sub>CC</sub> = 4.5 V                     | I <sub>OL</sub> = 24 mA    |                    |                  |      |                    | 0.35 | 0.5  |      |  |
|                   | A thru H                             | <b>55</b> V                                 | V <sub>I</sub> = 5.5 V     |                    |                  | 0.1  |                    |      | 0.1  | ^    |  |
| I <sub>I</sub>    | Any others                           | V <sub>CC</sub> = 5.5 V                     | V <sub>I</sub> = 7 V       |                    |                  | 0.1  |                    |      |      | mA   |  |
| I <sub>IH</sub> ‡ |                                      | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 2.7 V     |                    |                  | 20   |                    |      | 20   | μΑ   |  |
| . +               | S0, S1, SR, SL                       | V 55V                                       |                            |                    |                  | -0.2 |                    |      | -0.2 |      |  |
| I <sub>IL</sub> ‡ | Any others                           | $V_{CC} = 5.5 \text{ V},$                   | $V_{  } = 0.4 \text{ V}$   |                    | -0.1             |      |                    |      | -0.1 | mA   |  |
| . د               | Q <sub>A</sub> ' or Q <sub>H</sub> ' | .,                                          | .,                         | -15                |                  | -70  | -15                |      | -70  |      |  |
| los§              | Q <sub>A</sub> thru Q <sub>H</sub>   | V <sub>CC</sub> = 5.5 V,                    | $V_0 = 2.25 \text{ V}$     | -20                |                  | -112 | -30                |      | -112 | mA   |  |
|                   |                                      |                                             | Outputs high               |                    | 15               | 28   |                    | 15   | 28   |      |  |
| ICC               |                                      | V <sub>CC</sub> = 5.5 V                     | Outputs low                |                    | 22               | 38   |                    | 22   | 38   | mA   |  |
|                   |                                      |                                             | Outputs disabled           |                    | 23               | 40   |                    | 23   | 40   |      |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

For I/O ports (Q<sub>A</sub> thru Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

<sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

# **SN54ALS323, SN74ALS323** 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                        |                         |                         | SN54A | LS323 | SN74A | LS323 |     |
|-----------------|----------------------------------------|-------------------------|-------------------------|-------|-------|-------|-------|-----|
|                 |                                        | MIN                     | MAX                     | MIN   | MAX   | UNIT  |       |     |
| fclock          | Clock frequency (at 50% duty cycle)    |                         |                         | 0     | 17    | 0     | 17    | MHz |
| t <sub>W</sub>  | Pulse duration                         | CLK high or low         |                         | 22    |       | 16.5  |       | ns  |
|                 |                                        | S0 or S1                | 25                      |       | 20    |       |       |     |
|                 |                                        | Carial as sampled data  | High                    | 18    |       | 16    |       |     |
| t <sub>su</sub> | Setup time before CLK↑                 | Serial or parallel data | Low                     | 15    |       | 6     |       | ns  |
|                 |                                        | CLR active              | 25                      |       | 20    |       |       |     |
|                 | Inactive-state setup time before CLK↑† | CLR                     |                         |       |       | 16    |       |     |
| t <sub>h</sub>  | Hold time after CLK↑                   | S0 or S1                | 0                       |       | 0     |       |       |     |
|                 | Hold time after CLK                    | Serial or parallel data | Serial or parallel data |       |       |       |       | ns  |

<sup>†</sup> Inactive-state setup time is also referred to as recovery time.

### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                     | CL<br>R1<br>R2<br>T <sub>A</sub> | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>R1 = 500 $\Omega$ ,<br>R2 = 500 $\Omega$ ,<br>$T_A$ = MIN to MAX <sup>‡</sup> |            |     |     |  |
|------------------|-----------------|------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|--|
|                  |                 |                                    | SN54A                            |                                                                                                                               | SN74ALS323 |     |     |  |
|                  |                 |                                    | MIN                              | MAX                                                                                                                           | MIN        | MAX |     |  |
| f <sub>max</sub> |                 |                                    | 17                               |                                                                                                                               | 17         |     | MHz |  |
| t <sub>PLH</sub> | CLK             | Q <sub>A</sub> thru Q <sub>H</sub> | 2                                | 19                                                                                                                            | 4          | 13  | ns  |  |
| <sup>t</sup> PHL | OLK             | α <sub>A</sub> ma α <sub>H</sub>   | 4                                | 25                                                                                                                            | 7          | 19  |     |  |
| t <sub>PLH</sub> | CLK             | Q <sub>A′</sub> or Q <sub>H′</sub> | 2                                | 21                                                                                                                            | 5          | 15  | ns  |  |
| t <sub>PHL</sub> | OLK             | QA' OI QH'                         | 4                                | 25                                                                                                                            | 8          | 18  |     |  |
| <sup>t</sup> PZH | OE1, OE2        | O . thru Ou                        | 5                                | 22                                                                                                                            | 6          | 16  |     |  |
| <sup>t</sup> PZL | OE1, OE2        | Q <sub>A</sub> thru Q <sub>H</sub> | 6                                | 27                                                                                                                            | 8          | 22  | ns  |  |
| <sup>t</sup> PZH | CO C1           | O . thru O                         | 5                                | 27                                                                                                                            | 7          | 17  | 20  |  |
| t <sub>PZL</sub> | S0, S1          | Q <sub>A</sub> thru Q <sub>H</sub> | 6                                | 27                                                                                                                            | 8          | 22  | ns  |  |
| <sup>t</sup> PHZ | OE1, OE2        | O . thru O .                       | 1                                | 15                                                                                                                            | 1          | 8   | ns  |  |
| <sup>t</sup> PLZ | OE1, OE2        | Q <sub>A</sub> thru Q <sub>H</sub> | 4                                | 38                                                                                                                            | 5          | 15  |     |  |
| <sup>t</sup> PHZ | SO 51           | On thru Ou                         | 1                                | 16                                                                                                                            | 1          | 12  |     |  |
| t <sub>PLZ</sub> | S0, S1          | Q <sub>A</sub> thru Q <sub>H</sub> | 4                                | 34                                                                                                                            | 8          | 25  | ns  |  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma} = t_{f} = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



www.ti.com

11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)          |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|---------------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                           |
| 8302102RA             | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102RA<br>SNJ54ALS323J |
| 8302102SA             | Active | Production    | CFP (W)   20   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102SA<br>SNJ54ALS323W |
| SN74ALS323N           | Active | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN74ALS323N               |
| SN74ALS323N.A         | Active | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN74ALS323N               |
| SNJ54ALS323J          | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102RA<br>SNJ54ALS323J |
| SNJ54ALS323J.A        | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102RA<br>SNJ54ALS323J |
| SNJ54ALS323W          | Active | Production    | CFP (W)   20   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102SA<br>SNJ54ALS323W |
| SNJ54ALS323W.A        | Active | Production    | CFP (W)   20   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8302102SA<br>SNJ54ALS323W |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS323, SN74ALS323:

Catalog: SN74ALS323

Military: SN54ALS323

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 8302102SA      | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74ALS323N    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74ALS323N.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54ALS323W   | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SNJ54ALS323W.A | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |

### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# W (R-GDFP-F20)

## CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025