# PGA848 Low-Noise, Wide-Bandwidth, Scope Gain, Single-Ended Output, Programmable Gain Instrumentation Amplifier ## 1 Features - · Differential to single-ended conversion - · Eight pin-programmable decade (scope) gains - G (V/V) = $\frac{1}{2}$ , 1, 2, 5, 10, 20, 50, and 100 - Low gain error drift: ±2ppm/°C (maximum) - · Faster signal processing: - Wide bandwidth: 6.2MHz (G < 10), 2.4MHz (G = 50, 100)</li> - − Input stage noise: $8.5 \text{nV}/\sqrt{\text{Hz}}$ at G > 10 V/V - Filter option to achieve better SNR - Input overvoltage protection to ±40V beyond supplies - · Input-stage supply range: - Single supply: 9V to 36V - Dual supply: ±4.5V to ±18V - Independent output power-supply pins - Output-stage supply range: - Single supply: 4.5V to 36V - Dual supply: ±2.25V to ±18V - Specified temperature range: –40°C to +125°C - Small package: 3mm × 3mm VQFN # 2 Applications - Factory automation and controls - Analog input modules - Data acquisition (DAQ) - · Test and measurement - Parametric measurement units (PMU) # 3 Description The PGA848 is a wide-bandwidth, low-noise programmable gain instrumentation amplifier for differential-to-single-ended conversion. The PGA848 is equipped with eight decade (scope) gain settings, from an attenuating gain of 0.5V/V to a maximum of 100V/V. Gain is set using three digital gain selection pins. The PGA848 architecture is optimized to drive inputs of high-resolution, precision analog-to-digital converters (ADCs) with sampling rates up to 1MSPS without additional ADC drivers. The output-stage power supplies are decoupled from the input stage to protect the ADC or downstream devices against overdrive damage. The super-beta input transistors offer an impressively low input bias current, which in turn provides a very low input current noise density of $0.3\text{pA}/\sqrt{\text{Hz}}$ . This capability makes the PGA848 a versatile choice for virtually any sensor type. The low-noise current-feedback front-end architecture offers exceptional gain flatness even at high frequencies, making the PGA848 an excellent high-impedance sensor readout device. Integrated protection circuitry on the input pins handles overvoltages of up to $\pm 40\text{V}$ beyond the power-supply voltages. #### **Package Information** | <u> </u> | | | | | |-------------|------------------------|-----------------------------|--|--| | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | | PGA848 | RGT (VQFN, 16) | 3mm × 3mm | | | (1) For more information, see Section 11. 60 (2) The package size (length × width) is a nominal value and includes pins, where applicable. **PGA848 Simplified Application** **Gain vs Frequency** # **Table of Contents** | 1 Features | 1 | 8 Application and Implementation | 13 | |--------------------------------------|----------------|-----------------------------------------------------|------------------| | 2 Applications | 1 | 8.1 Application Information | 13 | | 3 Description | 1 | 8.2 Typical Applications | 14 | | 4 Device Comparison Table | 2 | 8.3 Power Supply Recommendations | | | 5 Pin Configuration and Functions | 3 | 8.4 Layout | 16 | | 6 Specifications | 4 | 9 Device and Documentation Support | 18 | | 6.1 Absolute Maximum Ratings | | 9.1 Device Support | 18 | | 6.2 ESD Ratings | 4 | 9.2 Documentation Support | 18 | | 6.3 Recommended Operating Conditions | 4 | 9.3 Receiving Notification of Documentation Updates | 1 <mark>8</mark> | | 6.4 Thermal Information | <mark>5</mark> | 9.4 Support Resources | 18 | | 6.5 Electrical Characteristics | <mark>5</mark> | 9.5 Trademarks | 18 | | 6.6 Typical Characteristics | <b>7</b> | 9.6 Electrostatic Discharge Caution | 19 | | 7 Detailed Description | 9 | 9.7 Glossary | 19 | | 7.1 Overview | | 10 Revision History | 19 | | 7.2 Functional Block Diagram | 9 | 11 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | 10 | Information | 19 | | 7.4 Device Functional Modes | 12 | | | # **4 Device Comparison Table** | DEVICE | OUTPUT TYPE | GAIN (V/V) | BANDWIDTH<br>(MHz) | SLEW RATE<br>(V/µs) | NOISE (nV/√Hz) | |--------|--------------|--------------------------------|--------------------|---------------------|----------------| | PGA849 | Single-ended | 1/8, 1/4, 1/2, 1, 2, 4, 8, 16 | 10 | 35 | 8.6 | | INA849 | Single-ended | $G = 1 + 6k\Omega / R_G$ | 28 | 35 | 1 | | PGA848 | Single-ended | ½, 1, 2, 5,<br>10, 20, 50, 100 | 6.2 | 35 | 8.5 | | PGA854 | Differential | ½, 1, 2, 5,<br>10, 20, 50, 100 | 6.2 | 35 | 8.5 | | PGA855 | Differential | 1/8, 1/4, 1/2, 1, 2, 4, 8, 16 | 10 | 35 | 7.8 | | INA851 | Differential | $G = 1 + 6k\Omega / R_G$ | 22 | 37 | 3.2 | | INA821 | Single-ended | $G = 1 + 49.4k\Omega / R_G$ | 4.7 | 2 | 7 | | INA819 | Single-ended | $G = 1 + 50k\Omega / R_G$ | 2 | 0.9 | 8 | Submit Document Feedback # **5 Pin Configuration and Functions** Figure 5-1. RGT Package, 16-Pin VQFN (Top View) **Table 5-1. Pin Functions** | P | IN | TYPE | DESCRIPTION | | |-------------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | IIFE | DESCRIPTION | | | A0 | 4 | Input | Gain-setting pin 0 | | | A1 | 5 | Input | Gain-setting pin 1 | | | A2 | 1 | Input | Gain-setting pin 2 | | | DA_IN+ | 9 | Input | Connection to output difference amplifier summing node | | | DA_IN- | 12 | Input | Connection to output difference amplifier summing node | | | DGND | 16 | Power | Ground reference for digital-logic and gain-setting pins | | | IN- | 3 | Input | Negative (inverting) input | | | IN+ | 2 | Input | Positive (noninverting) input | | | LVDD | 7 | Power | Output-driver positive supply | | | LVSS | 14 | Power | Output-driver negative supply | | | NC | 8, 13 | _ | Do not connect | | | OUT | 11 | Output | Output | | | REF | 10 | Input | Reference input. Drive this pin with a low-impedance source | | | VS- | 15 | Power | Input-stage negative supply | | | VS+ | 6 | Power | Input-stage positive supply | | | Thermal Pad | Thermal pad | _ | Solder the thermal pad to the printed-circuit board (PCB). Connect the thermal pad to a plane or large copper pour that is either floating or electrically connected to VS–. Make this connection even for applications that have low power dissipation. | | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------------------------|--------------------------|--------------------------|------| | Vs | Supply voltage on VS+, VS– pins; $V_S = (V_{S+}) - (V_{S-})$ | 0 | 40 | V | | V <sub>SOUT</sub> | Supply voltage on LVDD, LVSS pins; $V_{SOUT} = V_{LVDD} - V_{LVSS}$ | 0 | 40 | V | | | Voltage on power pins LVDD, LVSS | (V <sub>S-</sub> ) - 0.5 | (V <sub>S+</sub> ) + 0.5 | V | | | Voltage on signal-input pins IN+, IN– | (V <sub>S-</sub> ) - 40 | (V <sub>S+</sub> ) + 40 | V | | | DGND, DA_IN+, DA_IN- pin voltage | (V <sub>S</sub> _) - 0.5 | $(V_{S+}) + 0.5$ | V | | | Voltage on gain-select pins A2, A1, A0 | V <sub>DGND</sub> - 0.5 | $(V_{S+}) + 0.5$ | V | | V <sub>OUT</sub> | Voltage on output pin OUT | V <sub>LVSS</sub> - 0.5 | V <sub>LVDD</sub> + 0.5 | V | | V <sub>REF</sub> | Reference input voltage on REF pin | V <sub>LVSS</sub> – 0.5 | V <sub>LVDD</sub> + 0.5 | V | | Io | Output pin OUT current | -100 | 100 | mA | | I <sub>SC</sub> | Output short-circuit current <sup>(2)</sup> | Continuo | us | | | T <sub>A</sub> | Operating temperature | -50 | 150 | °C | | TJ | Junction temperature | | 175 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--|-----------------------------------------------------------------------|-------|------| | \[ \ | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------|-----------------------------|---------------|-------|-----|------| | W. | Input stage supply veltage | Single supply | 9 | 36 | W | | Vs | Input stage supply voltage | Dual supply | ±4.5 | ±18 | V | | V | Output stage cumply veltage | Single supply | 4.5 | 36 | M | | V <sub>SOUT</sub> | Output stage supply voltage | Dual supply | ±2.25 | ±18 | V | | T <sub>A</sub> | Specified temperature | | -40 | 125 | °C | Submit Document Feedback <sup>(2)</sup> Short-circuit to V<sub>SOUT</sub> / 2. ## **6.4 Thermal Information** | | | PGA848 | | |-----------------------|-------------------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGT (VQFN) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 47.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 53.6 | °C/W | | $R_{\theta JB}$ | R <sub>θJB</sub> Junction-to-board thermal resistance | | °C/W | | ΨЈТ | Junction-to-top characterization parameter | | °C/W | | ΨЈВ | Junction-to-board characterization parameter | | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.8 | °C/W | <sup>(1)</sup> For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 6.5 Electrical Characteristics at $T_A$ = 25 °C, $V_S$ = $V_{SOUT}$ = ±15V, $V_{ICM}$ = 0V, $V_{REF}$ = 0V, $R_L$ = 10k $\Omega$ connected to ground, and G = 1V/V (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|-------------------------------------------|------------------------------------------------------|-----------------|------------------------|----------------------------------------|------------------------|----------|--| | INPUT | | | | | | | | | | | | G = 5 to 100 | | | ±50 | ±300 | | | | V <sub>OS</sub> | Offset voltage (RTI) | G = 0.5, 1, 2 | | | ±100 / G | ±700 / G | μV | | | | | | G > 1 | | ±0.1 | ±1.0 | | | | | Offset voltage drift RTI) | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | G = 0.5, 1 | | ±0.2 | ±2.0 | μV/°C | | | | | | G = 0.5 | 108 | 124 | | | | | | | | G = 1 | 114 | 128 | | | | | PSRR | Power-supply rejection ratio | $\pm 4V \le V_S \le \pm 18V$ , RTI | G = 2 | 118 | 130 | | dB | | | | | | G ≥ 5 | 120 | 134 | | | | | | | | | | 100 1 | | | | | z <sub>id</sub> | Differential input impedance | TA = -40°C to +125°C | | 10 1 | ······································ | | GΩ pF | | | Z <sub>ic</sub> | Common-mode input impedance | | | | 100 7 | | | | | V <sub>ICM</sub> | Common-mode input voltage | V <sub>S</sub> = ±4.5V to ±18V, T <sub>A</sub> = - | -40°C to +125°C | (V <sub>S-</sub> ) + 3 | ······································ | (V <sub>S+</sub> ) – 3 | V | | | V <sub>IN</sub> | Differential input voltage <sup>(1)</sup> | | | -20 | | +20 | V | | | | Common-mode rejection ratio | | G = 0.5 | 69 | 82 | | dB | | | | | At dc to 60Hz, V <sub>ICM</sub> = ±10V, | G = 1 | 75 | 88 | | | | | | | | G = 2 | 81 | 94 | | | | | | | | G = 5 | 88 | 100 | | | | | CMRR | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C,$ | G = 10 | 96 | 106 | | | | | | | RTI | G = 20 | 102 | 112 | | | | | | | | | G = 50 | 108 | 116 | | | | | | | | | G = 100 | 116 | 124 | | | BIAS CI | JRRENT | | | I | | | | | | | | | | | ±0.5 | ±2 | | | | I <sub>B</sub> | Input bias current | T <sub>A</sub> = -40°C to +125°C | | | ±1 | ±3.6 | nA | | | | Input bias current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | ±5 | pA/°C | | | | | | | | ±0.5 | ±1 | | | | los | Input offset current | T <sub>A</sub> = -40°C to +125°C | | | ±1 | ±2 | nA | | | | Input offset current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | ±5 | pA/°C | | | GAIN | 1 | 1 | | | | | | | | | Gain | | | 0.5 | | 100 | V/V | | | | | G = 0.5, 1, 2 | | | ±0.005 | ±0.03 | | | | GE | Gain error | G = 5, 10, 20, 50 | | | ±0.015 | ±0.04 | % | | | | | G = 100 | | | ±0.025 | ±0.05 | ,,, | | ## **6.5 Electrical Characteristics (continued)** at $T_A$ = 25 °C, $V_S$ = $V_{SOUT}$ = ±15V, $V_{ICM}$ = 0V, $V_{REF}$ = 0V, $R_L$ = 10k $\Omega$ connected to ground, and G = 1V/V (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|-------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------|-------------------------|-------|-------------------------|--------|--| | | O-i d-iff | T - 40°C t- 1405°C | G = 2 | | ±0.05 | ±1 | /00 | | | | Gain drift | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | G ≠ 2 | | ±0.2 | ±2 | ppm/°C | | | | | G = 0.5 to 20, V <sub>OUT</sub> = 10V | | | ±2 | ±5 | | | | | Gain nonlinearity | G = 50, 100, V <sub>OUT</sub> = 10V | | | TBD | TBD | ppm | | | | Gain nonlinearity | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C},$ | G ≤ 20 | | | TBD | ppiii | | | | | V <sub>OUT</sub> = 10V | G = 50, 100 | | | TBD | | | | OUTPUT | | | | | | | | | | | | No load, V <sub>SOUT</sub> = ±2.25V | | V <sub>LVSS</sub> + 0.1 | | $V_{LVDD} - 0.1$ | | | | V <sub>OUT</sub> | V <sub>OUT</sub> Output voltage <sup>(2)</sup> | $R_L = 10k\Omega$ | $V_{SOUT} = \pm 2.25V$ | V <sub>LVSS</sub> + 0.2 | | $V_{LVDD} - 0.2$ | V | | | | | 10.022 | V <sub>SOUT</sub> = ±18V | V <sub>LVSS</sub> + 0.4 | | $V_{LVDD} - 0.4$ | | | | C <sub>L</sub> | Load capacitance | Stable operation for capacit | ive load | | 100 | | pF | | | | Short-circuit current | Continuous to V | | | ±45 | | mA | | | I <sub>SC</sub> | Short-circuit current | Continuous to V <sub>SOUT</sub> / 2 | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | ±20 | | ±60 | IIIA | | | FREQUE | NCY RESPONSE | | | | | | | | | | | G < 10 | | | 6.2 | | | | | BW | BW Bandwidth, –3dB | G = 10, 20 | | | 4.2 | | MHz | | | | | G = 50, 100 | | | 2.4 | | <br> - | | | SR | Slew rate | G = 0.5 to 100, V <sub>OUT</sub> > 5V | | | TBD | | V/µs | | | | Gain switching time | | | | TBD | | μs | | | REFERE | NCE INPUT | | | | | | | | | | Reference input voltage | | | V <sub>LVSS</sub> | | $V_{LVDD}$ | V | | | | Reference input impedance | | | | 10 | | kΩ | | | | Reference input current | V <sub>IN</sub> = 0V | | | 140 | | μA | | | | Reference gain to output | | | | 1 | | V/V | | | | Reference gain error | V <sub>OUT</sub> = ±10V, within the line | ar operating range | | 0.01 | 0.05 | % | | | INPUT S | TAGE POWER SUPPLY | | | | | | | | | | Input stage quiescent current | V <sub>IN</sub> = 0V, V <sub>ICM</sub> = 0V | | | 3 | 3.7 | A | | | I <sub>Q_input</sub> | VS+, VS- | V <sub>IN</sub> – UV, V <sub>ICM</sub> – UV | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 4.6 | mA | | | OUTPUT | STAGE POWER SUPPLY | | | | | | | | | | Output stage quiescent current | \/ - 0\/ \/ - 0\/ | | | 1.3 | 1.8 | mA | | | I <sub>Q_output</sub> | Coutput Stage quiescent current $V_{IN} = 0V, V_{REF} = 0V$ | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 2.2 | mA | | | DIGITAL | LOGIC | | | | | | | | | V <sub>IL</sub> | Digital input logic low | A0, A1, A2 pins, referred to DGND | | V <sub>DGND</sub> | | V <sub>DGND</sub> + 0.8 | V | | | V <sub>IH</sub> | Digital input logic high | A0, A1, A2 pins, referred to DGND | | V <sub>DGND</sub> + 1.8 | | V <sub>S+</sub> | V | | | | Digital input pin current | A0, A1, A2 pins | A0, A1, A2 pins | | 1.5 | 3 | μA | | | $V_{DGND}$ | DGND voltage | | | | | (V <sub>S+</sub> ) – 4 | V | | | | DGND reference current | | | | 4 | 10 | μΑ | | Differential Input voltage of the PGA848 amplifier ( $V_{IN} = V_{IN+} - V_{IN-}$ ). The valid input range depends on input common-mode voltage $V_{ICM}$ , gain G, and reference voltage $V_{REF}$ . See Section 8.1.1 Output voltage $V_{OUT} = G \times V_{IN} + V_{REF}$ if $V_{IN}$ , $V_{ICM}$ , and $V_{REF}$ are in valid linear operating range. See Section 8.1.1 (1) <sup>(2)</sup> ## 6.6 Typical Characteristics at T<sub>A</sub> = 25°C, V<sub>S</sub> = V<sub>SOUT</sub> = ±15V, V<sub>ICM</sub> = V<sub>REF</sub> = 0V, R<sub>L</sub> = 10kΩ connected to ground, and G =1V/V (unless otherwise noted) Figure 6-1. Distribution of Offset Voltage (RTI) Figure 6-2. Distribution of Offset Voltage (RTI) Figure 6-3. Distribution of Offset Voltage (RTI) Figure 6-4. Distribution of Offset Voltage Drift (RTI) Figure 6-6. Distribution of Offset Voltage Drift (RTI) # **6.6 Typical Characteristics (continued)** at $T_A = 25^{\circ}C$ , $V_S = V_{SOUT} = \pm 15V$ , $V_{ICM} = V_{REF} = 0V$ , $R_L = 10k\Omega$ connected to ground, and G = 1V/V (unless otherwise noted) # 7 Detailed Description ## 7.1 Overview The PGA848 is a monolithic, high-voltage, precision programmable-gain instrumentation amplifier. The PGA848 combines a high-speed current-feedback input stage with an internally matched gain resistor network, followed by a four-resistor, difference amplifier output stage. Eight preprogrammed decade gains are selectable using gain-select pins A0, A1, and A2. Gains range from 0.5V/V to 100V/V, discussed in greater detail in Section 7.3.1. A functional block diagram for the PGA848 is shown in the next section. The differential input voltage is fed into a pair of matched, high-impedance input, current-feedback amplifiers. An integrated precision-matched gain resistor network amplifies the differential input voltage. An output difference amplifier, A<sub>3</sub>, rejects the input common-mode component and refers the output signal to the voltage level set by the REF pin. The PGA848 output amplifier bandwidth is optimized to drive high-performance analog-to-digital converters (ADCs) with sampling rates up to 1MSPS, without additional ADC drivers. The output amplifier uses a separate power supply that is independent of the input-stage power supply. When driving an ADC, use a low-impedance connection from LVDD and LVSS to the ADC power supplies. This configuration protects the ADC inputs from damage resulting from inadvertent overvoltage conditions. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Gain Control The PGA848 uses three pins to set the amplifier gain. These gain-select pins are set with respect to DGND. This configuration simplifies the design when compared to programmable-gain amplifiers requiring a SPI or other digital interface options for gain changes. Figure 7-1 shows the gain-setting block diagram. Table 7-1 lists the gain options. Any gain-select pin not driven by an external source is automatically biased at DGND using internal pulldown options. Figure 7-1. PGA848 Gain Setting Block Diagram **Table 7-1. Gain Options** | A2:A0 | GAIN | |-------|------| | 000 | 0.5 | | 001 | 1 | | 010 | 2 | | 011 | 5 | | 100 | 10 | | 101 | 20 | | 110 | 50 | | 111 | 100 | Submit Document Feedback ## 7.3.2 Input Protection The inputs of the PGA848 are individually protected for voltages up to ±40V beyond either supply. For example, an input common-mode voltage anywhere between –55V and +55V does not cause damage when powered from ±15V supplies. Internal circuitry on each input provides low series impedance under normal signal conditions, thus maintaining high performance under normal operating conditions. If the input is overloaded, the protection circuitry limits the input current to a value of approximately 4.8mA. Figure 7-2 shows the input protection functionality during an overvoltage condition on IN+ or IN- inputs. Figure 7-2. Input Current vs Input Overvoltage Figure 7-3 shows that during an input overvoltage condition, current flows through the input protection diodes into the power supplies. In applications where the power supplies are unable to sink current, place Zener diode clamps (ZD1 and ZD2) on the power supplies. These Zener diodes provide a current pathway to ground. Figure 7-3. Input Current Path During an Overvoltage Condition # 7.3.3 Using the Output Difference Amplifier to Shape Noise The functional block diagram in Section 7.2 shows that the PGA848 output-stage difference amplifier uses a $6.67k\Omega$ feedback resistor between the output and the inverting input. External direct access to the inverting and noninverting inputs of the difference amplifier is provided through the DA\_IN- and DA\_IN+ pins, respectively. This option allows circuit designers to add external capacitors in parallel with the internal resistors to implement noise-filtering or noise-shaping techniques. These pins are also used to implement customized attenuating gains for the output stage. Consider the following important factors when designing parallel circuits with the internal resistors: - The accuracy of the internal resistor network is 0.01% or better. This accuracy results in a common-mode rejection (CMRR) of 80dB or better. Mismatched leakage currents on these pins potentially cause CMRR degradation. - The internal resistors have ±15% absolute resistance variation. Consider this variation when implementing custom attenuating gains or noise filters. #### CAUTION Do not treat these pins as outputs, nor use the pins to source or sink current. Excessive currents through the feedback resistors potentially cause permanent damage to internal circuitry. #### 7.4 Device Functional Modes The PGA848 has a single functional mode. The device operates when the input-stage power supply is greater than ±4.5V (9V) and the output stage power supply is greater than ±2.25V (4.5V). Additionally, see Section 6.3. Submit Document Feedback # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The PGA848 is a monolithic, high-voltage, high-bandwidth, precision programmable gain instrumentation amplifier with a single-ended output. The PGA848 combines a high-speed current-feedback input stage with an internally matched gain resistor network, followed by a four-resistor, differential amplifier output stage. The PGA848 is equipped with eight binary-gain settings, from 0.5V/V to 100V/V, using three digital gain-selection pins: A0, A1, and A2. The PGA848 is designed for applications such as factory automation and control, analog input modules, data acquisition, test and measurement, and semiconductor test. ## 8.1.1 Linear Operating Input Range The linear operating input voltage range of the PGA848 input circuitry extends within 3V (maximum) of either power supply. The device maintains excellent common-mode rejection throughout this range at all temperatures. The linear operating input common-mode range is a function of the input common-mode voltage, input differential voltage, gain, and reference input voltage. The valid common-mode range to enable valid output voltage at no load condition are shown in Figure 8-4 to Figure 8-3. Figure 8-1. Input Common-Mode Voltage vs Output | Figure 8-2. Input Common-Mode Voltage vs Output Voltage Voltage # 8.2 Typical Applications ## 8.2.1 Driving a Single-Ended Input SAR ADC Figure 8-5 shows the schematic for a 16-bit, precision, 1MSPS, successive approximation register (SAR), analog-to-digital converter (ADC). This circuit shows the driving capability of the PGA848 with the ADS8860 single-ended input ADC. Figure 8-5. Driving the ADS8860 SAR ADC Submit Document Feedback The circuit accepts single-ended or differential input signals. The PGA848 operates with independent input and output power supplies. In this example, ±15V power supplies power the input stage, and a unipolar 5.3V supply powers the output stage. The PGA848 output stage supply is powered by the same 5.3V ADC supply. The 5.3V output supply operation prevents overloading the ADC inputs during PGA overdrive conditions. The REF6250 is selected as the ADC voltage reference. The REF6250 is a low-noise, low-drift, precision, 5V reference connected to the ADS8860 reference input ADC REFIN pin. The PGA848 output voltage is developed with respect to the REF pin. The REF pin is set to the SAR ADC midscale voltage by dividing the REF6250 ADC reference with a precision resistive voltage divider. The OPA192 buffer drives the PGA848 REF pin. The OPA192 is a precision amplifier with low offset, low drift, and 10MHz bandwidth. ## 8.2.1.1 Design Requirements Table 8-1 lists the design requirements for the application driving the ADS8860 ADC. | 145.00 11 200.911 1 414.110.010 | | | | | |---------------------------------|------------------------------------------------------------------------|--|--|--| | PARAMETER | VALUE | | | | | Supply voltages | $V_{S\pm}$ = ±15V, $V_{LVDD}$ = 5.3V, $V_{LVSS}$ = GND, ADC REFIN = 5V | | | | | PGA848 reference pin | V <sub>REF</sub> = 2.5V | | | | | Full-scale range of the ADC | FSR = 5V | | | | | Sampling rate of the ADC | f <sub>SAMPLE</sub> = 1MSPS | | | | | Signal frequency | 1kHz | | | | | RC kickback filter | $R_{FIL} = 15\Omega$ , $C_{DIFF} = 1.2$ nF, $C_{CM} = 120$ pF | | | | **Table 8-1. Design Parameters** ## 8.2.1.2 Detailed Design Procedure The first filter located at the input of the PGA (see Figure 8-5) helps reduce electromagnetic interference (EMI) and radio frequency interference (RFI), high-frequency, extrinsic noise. Customize this filter as per the application bandwidth and antialiasing requirements. The second filter is provided by $C_{FB}$ in parallel with the PGA 6.67k $\Omega$ feedback resistors. The PGA resistors are $\pm 15\%$ absolute tolerance, as such, consider the effect of the tolerance on the filter cutoff frequency. $C_{FB}$ = 75pF results in a filter cutoff frequency of 318kHz. On the high side of the resistor tolerance, the filter frequency changes to 277kHz. The device allows for flexibility to modify the $C_{FB}$ capacitor value to adjust bandwidth, with a trade-off on the broadband noise of the circuit. The third filter placed at the ADS8860 inputs works as a charge reservoir filter to drive the SAR ADC. The charge kickback filter reduces the instantaneous charge demand of the amplifier, maintaining low distortion that otherwise potentially degrades because of incomplete ADC sample-and-hold settling. The RC filter combination ( $R_{FIL}$ , $C_{DIFF}$ ) is tuned for ADC sample-and-hold settling and total harmonic distortion (THD) performance, while maintaining stability of the PGA. High-grade C0G capacitors are used everywhere in the signal path for the low distortion properties. The PGA848 front end, accounting for all three filters, provides a nominal $f_{-3dB}$ bandwidth of 318kHz. On the high side of the internal $6.67k\Omega$ feedback resistor tolerance, the PGA848 $f_{-3dB}$ bandwidth changes to 277kHz. However, the circuit maintains -0.1dB flatness to 41kHz. The ADS8860 requires a full-scale input in the range of 0V to the 5V ADC reference. The PGA848 REF pin is set to a nominal voltage of 2.5V to shift the signal to the ADC midscale voltage. Generate the PGA848 REF voltage by feeding the REF6250 5V reference through a $10k\Omega$ -to- $10k\Omega$ precision voltage divider implemented with $\pm 0.05\%$ tolerance, low-drift $\pm 5$ ppm/°C resistors. Drive the PGA848 REF pin with a low-impedance source. Use an op amp such as the OPA192 as a buffer to drive the REF pin. The OPA192 buffer is configured in a dual-feedback configuration to provide stability while driving the REF pin and 22nF bypass capacitor. $R_{ISO}$ is a $20\Omega$ isolation resistor that provides separation of two feedback paths for optimized stability. The first feedback path through the feedback resistor, $R_F = 2k\Omega$ , connected directly to the REF pin. The second feedback path is through the feedback capacitor, $C_F = 2nF$ , connected to the output of the op amp. The circuit provides a loop gain phase margin of 86°. The noninverting input of the OPA192 buffer has a low-pass filter with R = $1k\Omega$ , C = 10nF to reduce the resistive divider thermal noise. Using any other load capacitance requires recalculation of the stability components: $R_F$ , $C_F$ , and $R_{ISO}$ . If modifying the REF bypass capacitance, verify the circuit is stable with simulation using the OPA192 TINA-TI model (or PSpice®-for-TI model). Confirm the circuit provides more than $60^\circ$ of phase margin. ## 8.3 Power Supply Recommendations The nominal performance of the PGA848 is specified with input-stage supply and output-stage supply voltages of $\pm 15$ V, and $V_{ICM}$ and $V_{REF}$ at mid-supply. Within the specified limits, custom input common-mode and output common-mode voltages are usable without compromising performance; see also Section 6.3. To prevent damage to internal circuitry, the output-stage power supplies are clamped to stay within the input-stage supply voltage levels; see also Section 7.2. #### **CAUTION** Supply voltages higher than 40V (±20V) permanently damage the device. ## 8.4 Layout ## 8.4.1 Layout Guidelines Attention to good layout practices is always recommended. For best operational performance of the device, use good PCB layout practices, including: - To avoid converting common-mode signals into differential signals and thermal electromotive forces (EMFs), verify both input paths are symmetrical and well-matched for source impedance and capacitance. - Noise potentially propagates into analog circuitry through the power pins of the device and of the circuit as a whole. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close as possible to the device. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - To reduce parasitic coupling, run the input traces as far away as possible from the supply or output traces. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in parallel with the noisy trace. - Leakage on the DA\_IN+ and DA\_IN- pins potentially causes dc offset errors in the output voltages. Additionally, excessive parasitic capacitance at these pins potentially results in decreased phase margin and affects the stability of the output stage. If these pins are not used to implement deliberate capacitive feedback, follow best practices to minimize leakage and parasitic capacitance. - Follow best practices to minimize leakage and parasitic capacitance, which includes implementing *keep-out* areas in any ground planes located immediately below the input pins. - · Minimize the number of thermal junctions. If possible, route the signal path using a single layer without vias. - Keep sufficient distance from major thermal energy sources (circuits with high power dissipation). If not possible, place the device so that the thermal energy source effects on both sides of the differential signal path are evenly matched. - · Keep the traces as short as possible. Submit Document Feedback ## 8.4.2 Layout Example Figure 8-6. Example Schematic and Associated PCB Layout # 9 Device and Documentation Support # 9.1 Device Support ## 9.1.1 Development Support ## 9.1.1.1 PSpice® for TI PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem and prototype designs before committing to layout and fabrication, thus reducing development cost and time to market. ## 9.1.1.2 TINA-TI™ Simulation Software (Free Download) TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, including a range of passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Design and simulation tools web page, TINA-TI simulation software offers extensive post-processing capability. This capability allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. #### Note These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder. # 9.2 Documentation Support ## 9.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Comprehensive Error Calculation for Instrumentation Amplifiers application note - Texas Instruments, Importance of Input Bias Current Return Paths in Instrumentation Amplifier Applications application note - Texas Instruments, ADS8860 16-Bit, 1MSPS, Serial Interface, Micropower, Miniature, Single-Ended Input, SAR Analog-to-Digital Converter data sheet - Texas Instruments, REF62xx High-Precision Voltage Reference With Integrated ADC Drive Buffer data sheet - Texas Instruments, OPAx192 36V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp With e-Trim™ data sheet #### 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 9.5 Trademarks TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. TINA<sup>™</sup> is a trademark of DesignSoft, Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. All trademarks are the property of their respective owners. Submit Document Feedback ## 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # **10 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |-------------|----------|-----------------| | August 2025 | * | Initial Release | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated