#### **FEATURES**

www.ti.com

High Linearity Near Limiting

• Fast Recovery From Overdrive: 2.4 ns

Limiting Voltage Accuracy: ±15 mV

• -3-dB Bandwidth (G = 6): 260 MHz

• Stable for  $G \ge 4$ 

• Slew Rate: 1400 V/μs

• ±5-V and 5-V Supply Operation

High-Gain Version of OPA688

#### **APPLICATIONS**

- Transimpedance With Fast Overdrive Recovery
- Fast Limiting ADC Input Buffers
- Low Propagation Delay Comparator
- Non-Linear Analog Signal Processing
- Difference Amplifier
- IF Limiting Amplifier
- AM Signal Generation



NC - No internal connection

#### **DESCRIPTION/ORDERING INFORMATION**

The OPA689 is a wideband, voltage-feedback operational amplifier that offers bipolar output voltage limiting, and is stable for gains ≥4. Two buffered limiting voltages take control of the output when it attempts to drive beyond these limits. This new output limiting architecture holds the limiter offset error to ±15 mV. The operational amplifier operates linearly to within 30 mV of the limits.

The combination of narrow nonlinear range and low limiting offset allows the limiting voltages to be set within 100 mV of the desired linear output range. A fast 2.4-ns recovery from limiting ensures that overdrive signals are transparent to the signal channel. Implementing the limiting function at the output, as opposed to the input, gives the specified limiting accuracy for any gain, and allows the OPA689 to be used in all standard operational amplifier applications.

Nonlinear analog signal processing circuits benefit from the OPA689's sharp transition from linear operation to output limiting. The guick recovery time supports high-speed applications.

The OPA689M is available in an industry-standard pinout in a CDIP-8 package. For lower gain applications requiring output limiting with fast recovery, consider the OPA688M.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> |      | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------|------|-----------------------|------------------|--|
| -55°C to 125°C | CDIP – JD              | Tube | OPA689MJD             | OPA689MJD        |  |

 Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature (unless otherwise noted)

|                  |                                                      | OPA698M                                                    | UNIT |
|------------------|------------------------------------------------------|------------------------------------------------------------|------|
|                  | Power supply                                         | -6.5 to 6.5                                                | V    |
| $V_{IC}$         | Common-mode input voltage                            | -V <sub>CC</sub> to V <sub>CC</sub>                        | V    |
| $V_{\text{ID}}$  | Differential input voltage                           | -V <sub>CC</sub> to V <sub>CC</sub>                        | V    |
|                  | Limiter voltage range                                | $-(V_S - 0.7 \text{ V}) \text{ to } (V_S - 0.7 \text{ V})$ | V    |
| $T_A$            | Operating free-air temperature range                 | -55 to 125                                                 | °C   |
| T <sub>stg</sub> | Storage temperature range                            | -65 to 150                                                 | °C   |
|                  | Lead temperature 1,6 mm (1/16 in) from case for 10 s | 300                                                        | °C   |
|                  | Case temperature for 10 s                            | 260                                                        | °C   |
| $T_{J}$          | Junction temperature                                 | 150                                                        | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **Recommended Operating Conditions**

|                                |                         | MIN | NOM | MAX | UNIT |
|--------------------------------|-------------------------|-----|-----|-----|------|
| On oroting voltage             | Split-rail operation    |     | ±5  | ±6  | \/   |
| Operating voltage              | Single-supply operation |     | 5   | 12  | V    |
| Operating free-air temperature |                         | -55 |     | 125 | °C   |





# **Electrical Characteristics**(1)

TEXAS INSTRUMENTS

www.ti.com

 $V_{CC}$  =  $\pm 5$  V,  $V_{ICM}$  = 0 V,  $R_L$  = 500  $\Omega$ , limiter pins open (unless otherwise noted)

|                   | PARAMETER                            | TEST CONDITIONS                                  |                             |      | TYP      | MAX   | UNIT               |  |
|-------------------|--------------------------------------|--------------------------------------------------|-----------------------------|------|----------|-------|--------------------|--|
| AC Per            | formance (See Figure 1)              | 1                                                | 1                           |      |          |       |                    |  |
|                   |                                      |                                                  | G = 6                       |      | 260      |       |                    |  |
|                   | Small signal bandwidth               | V <sub>O</sub> < 0.5 Vp-p,                       | G = 12                      |      | 86       |       | MHz                |  |
|                   |                                      |                                                  | G = -6                      |      | 220      |       |                    |  |
|                   | Gain bandwidth product (G $\geq$ 20) | V <sub>O</sub> < 0.5 Vp-p                        |                             |      | 720      |       | MHz                |  |
|                   | Gain peaking                         | $V_O = 0.5 V, G = 4$                             |                             |      | 8        |       | dB                 |  |
|                   | Bandwidth for 0.1-dB gain flatness   | V <sub>O</sub> = 0.5 V                           |                             |      | 30       |       | MHz                |  |
|                   | Large signal bandwidth               | $V_O = 2 Vp-p$                                   |                             |      | 290      |       | MHz                |  |
|                   | Slew rate                            | V <sub>O</sub> = 2 V step                        |                             |      | 1400     |       | V/μs               |  |
|                   | Rise and fall time                   | V <sub>O</sub> = 0.5 V step                      |                             |      | 1.6      |       | ns                 |  |
|                   | Settling time to 0.05%               | V <sub>O</sub> = 2 V step                        |                             |      | 8        |       | ns                 |  |
|                   | Spurious free dynamic range          | V <sub>O</sub> = 2 Vp-p, f = 5 MHz               |                             |      | 61       |       | dB                 |  |
|                   | Differential gain                    | $R_L = 500 \Omega$ , NTSC, PAL                   |                             |      | 0.02     |       | %                  |  |
|                   | Differential phase                   | $R_L = 500 \Omega$ , NTSC, PAL                   |                             |      | 0.01     |       | 0                  |  |
|                   | Input noise, voltage noise density   | f≥1 MHz                                          |                             |      | 4.6      |       | nV/√ <del>Hz</del> |  |
|                   | Input noise, current noise density   | f≥1 MHz                                          |                             |      | 2        |       | pA/√ <del>Hz</del> |  |
| DC Per            | formance                             |                                                  |                             |      |          |       |                    |  |
| Δ                 | Open-loop voltage gain               | V <sub>O</sub> = ±0.5 V                          | T <sub>A</sub> = 25°C       | 50   | 56       |       | dB                 |  |
| A <sub>VOL</sub>  |                                      | v <sub>0</sub> = ±0.5 v                          | T <sub>A</sub> = Full range | 47   |          |       | uБ                 |  |
| V                 | Input offset voltage                 | $T_A = 25^{\circ}C$                              |                             |      | ±1       | ±7    | mV                 |  |
| $V_{IO}$          | input onset voltage                  | T <sub>A</sub> = Full range                      |                             |      | ±10      | 111 V |                    |  |
|                   | Input bias current <sup>(2)</sup>    | T <sub>A</sub> = 25°C                            |                             |      | ±8       | ±12   | ^                  |  |
| I <sub>IB</sub>   | input bias current.                  | T <sub>A</sub> = Full range                      |                             |      | ±20      | μΑ    |                    |  |
|                   | Input offset current                 | T <sub>A</sub> = 25°C                            |                             |      | ±0.3     | ±2    | μΑ                 |  |
| I <sub>IO</sub>   | input onset current                  | T <sub>A</sub> = Full range                      |                             |      |          | ±4    | μΑ                 |  |
| Input             |                                      |                                                  |                             |      |          |       |                    |  |
| CMPP              | Common-mode rejection ratio          | $V_{ICM} = \pm 0.5 V$ ,                          | T <sub>A</sub> = 25°C       | 53   | 60       |       | dB                 |  |
| CIVINN            | Common-mode rejection ratio          | Input referred                                   | T <sub>A</sub> = Full range | 50   |          |       | uБ                 |  |
| $V_{ICR}$         | Common-mode input voltage            | T <sub>A</sub> = 25°C                            |                             | ±3.2 | ±3.3     |       | V                  |  |
| v ICR             | range <sup>(3)</sup>                 | T <sub>A</sub> = Full range                      |                             | ±3.1 |          |       | V                  |  |
|                   | Input impedance, differential mode   |                                                  |                             |      | 0.4<br>1 |       | $M\Omega$ pF       |  |
|                   | Input impedance, common mode         |                                                  |                             |      | 1        |       | MΩ<br>pF           |  |
| Output            |                                      |                                                  |                             |      |          |       | r                  |  |
| V <sub>OH</sub> , |                                      | $V_H = 4.3 \text{ V}, V_L = -4.3 \text{ V},$     | T <sub>A</sub> = 25°C       | ±3.9 | ±4.1     |       |                    |  |
| V <sub>OL</sub>   | Output voltage range                 | $R_L \ge 500 \Omega$                             | T <sub>A</sub> = Full range | ±3.7 |          |       | V                  |  |
|                   |                                      | V <sub>H</sub> = 4.3 V, V <sub>L</sub> = -4.3 V, | T <sub>A</sub> = 25°C       | 90   | 105      |       |                    |  |
| ОН                | Current output, sourcing             | $R_L \ge 20 \Omega$                              | T <sub>A</sub> = Full range | 80   |          |       | mA                 |  |
|                   |                                      | $V_H = 4.3 \text{ V}, V_L = -4.3 \text{ V},$     | T <sub>A</sub> = 25°C       | -70  | -85      |       |                    |  |
| OL                | Current output, sinking              | $R_L \ge 20 \Omega$                              | T <sub>A</sub> = Full range | -60  |          |       | mA                 |  |
|                   | Closed-loop output impedance         |                                                  |                             |      | 0.2      |       | Ω                  |  |

 <sup>(1)</sup> All typical limits are at T<sub>A</sub> = 25°C (unless otherwise specified).
 (2) Current is considered positive out of node.
 (3) CMIR tested as <3-dB degradation from minimum CMRR at specified limits.</li>



#### **Electrical Characteristics (continued)**

 $V_{CC}$  =  $\pm 5$  V,  $V_{ICM}$  = 0 V,  $R_L$  = 500  $\Omega$ , limiter pins open (unless otherwise noted)

|                 | PARAMETER                                               | TEST CONDITIONS                                  |                             | MIN  | TYP    | MAX  | UNIT     |
|-----------------|---------------------------------------------------------|--------------------------------------------------|-----------------------------|------|--------|------|----------|
| Power           | Supply                                                  |                                                  |                             |      |        |      |          |
| V <sub>CC</sub> | Operating voltage                                       |                                                  |                             |      | ±5     | ±6   | V        |
|                 | 0                                                       | T <sub>A</sub> = 25°C                            |                             | 14   | 15.8   | 17   | 1        |
| I <sub>CC</sub> | Quiescent current                                       | T <sub>A</sub> = Full range                      |                             | 11   |        | 20   | mA       |
| DCDD            | Davier averalis rais ation satis                        | Input referred,                                  | T <sub>A</sub> = 25°C       | 58   | 70     |      | ٩D       |
| PSRR            | Power-supply rejection ratio                            | $V_S = \pm 4.5 \text{ V to } \pm 5.5 \text{ V}$  | T <sub>A</sub> = Full range | 55   |        |      | dB       |
| Output          | Voltage Limiters (Pins 5 and 8)                         | 1                                                | 1                           |      |        |      |          |
|                 | Default autout limited valtage                          | Limiter wine and                                 | T <sub>A</sub> = 25°C       | ±3   | ±3.3   |      | \/       |
|                 | Default output limited voltage                          | Limiter pins open                                | T <sub>A</sub> = Full range | ±2.8 |        |      | V        |
|                 | Limiter output offset voltage                           | $(V_O - V_H)$ or $(V_O - V_L)$                   | T <sub>A</sub> = Full range |      | ±15    | ±50  | mV       |
|                 | Limiter input bias current                              | V 0.V                                            | T <sub>A</sub> = 25°C       | 35   | 54     | 65   | ^        |
|                 | magnitude <sup>(4)</sup>                                | $V_O = 0 V$                                      | T <sub>A</sub> = Full range | 31   |        | 70   | μΑ       |
|                 | Limiter input impedance                                 |                                                  |                             |      | 2<br>1 |      | MΩ<br>pF |
|                 | Limiter feedthrough (5)                                 | f = 5 MHz                                        |                             |      | -60    |      | dB       |
|                 | Maximum limiter voltage                                 |                                                  |                             |      |        | ±4.3 | V        |
|                 | Minimum limiter voltage separation                      |                                                  |                             | 400  |        |      | mV       |
|                 | Operational amplifier bias current shift <sup>(6)</sup> |                                                  |                             |      | 3      |      | μΑ       |
|                 | Limiter small signal bandwidth                          | $V_1 = \pm 2 \text{ V}, V_0 < 0.02 \text{ Vp-p}$ |                             |      | 450    |      | MHz      |
|                 | Limter slew rate <sup>(7)</sup>                         |                                                  |                             |      | 100    |      | V/μs     |
|                 | Limiter step response, overshoot                        | V <sub>I</sub> = ±2 V                            |                             |      | 250    |      | mV       |
|                 | Limiter step response, recovery time                    | V <sub>I</sub> = ±2 V                            |                             |      | 2.4    |      | ns       |
|                 | Linearity guardband <sup>(8)</sup>                      | V <sub>O</sub> = 2 Vp-p, f = 5 MHz               |                             |      | 30     |      | mV       |

 <sup>(4)</sup> I<sub>VH</sub> (V<sub>H</sub> bias current) is positive and I<sub>VL</sub> (V<sub>L</sub> bias current) is negative under these conditions (see Note 3, Figure 30, and Figure 37).
 (5) Limiter feedthrough is the ratio of the output magnitude to the sinewave added to V<sub>H</sub> (or V<sub>L</sub>) when V<sub>IN</sub> = 0.
 (6) Current is considered positive out of node.

 $V_H$  slew rate conditions are  $V_{IN} = 0.7 \text{ V}$ , G = 6,  $V_L = -2 \text{ V}$ ,  $V_H = \text{step}$  between 2 V and 0 V.  $V_L$  slew rate conditions are similar. Linearity guardband is defined for an output sinusoid (f = 1 MHz,  $V_O = 2 \text{ Vp-p}$ ) centered between the limiter levels ( $V_H$  and  $V_L$ ). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3 dB (see Figure 38).



# **Electrical Characteristics**(1)

TEXAS INSTRUMENTS

www.ti.com

 $V_{CC}$  = 5 V,  $V_{ICM}$  = 2.5 V,  $R_L$  = 500  $\Omega$ , limiter pins open (unless otherwise noted)

|                   | PARAMETER                          | TEST CONDITIONS                                                           |                             | MIN                      | TYP                       | MAX                | UNIT               |  |
|-------------------|------------------------------------|---------------------------------------------------------------------------|-----------------------------|--------------------------|---------------------------|--------------------|--------------------|--|
| AC Per            | formance (See Figure 2)            | •                                                                         | ,                           |                          |                           |                    |                    |  |
|                   |                                    |                                                                           | G = 6                       |                          | 210                       |                    |                    |  |
|                   | Small signal bandwidth             | V <sub>O</sub> < 0.5 Vp-p                                                 | G = 12                      |                          | 70                        |                    | MHz                |  |
|                   |                                    |                                                                           | G = -6                      |                          | 180                       |                    |                    |  |
|                   | Gain bandwidth product             | V <sub>O</sub> < 0.5 Vp-p, G ≥ 20                                         | 1                           |                          | 440                       |                    | MHz                |  |
|                   | Gain peaking                       | V <sub>O</sub> = 0.5 Vp-p, G = 4                                          |                             |                          | 8                         |                    | dB                 |  |
|                   | Bandwidth for 0.1-dB gain flatness | $V_0 = 0.5 \text{ Vp-p}$                                                  |                             |                          | 30                        |                    | MHz                |  |
|                   | Large signal bandwidth             | V <sub>O</sub> = 2 Vp-p                                                   |                             |                          | 175                       |                    | MHz                |  |
|                   | Slew rate                          | V <sub>O</sub> = 2-V step                                                 |                             |                          | 1050                      |                    | V/μs               |  |
|                   | Rise and fall time                 | V <sub>O</sub> = 0.5-V step                                               |                             |                          | 1.9                       |                    | ns                 |  |
|                   | Settling time to 0.05%             | 2-V step                                                                  |                             |                          | 7                         |                    | ns                 |  |
|                   | Spurious free dynamic range        | V <sub>O</sub> = 2 Vp-p, f = 5 MHz                                        |                             |                          | 59                        |                    | dB                 |  |
|                   | Input noise, voltage noise density | f≥1 MHz                                                                   |                             |                          | 4.6                       |                    | nV/√ <del>Hz</del> |  |
|                   | Input noise, current noise density | f ≥ 1 MHz                                                                 |                             | 2                        |                           | pA/√ <del>Hz</del> |                    |  |
| DC Per            | formance                           | 1                                                                         | ,                           |                          |                           |                    |                    |  |
| ^                 | Open-loop voltage gain             | V 10.41V                                                                  | T <sub>A</sub> = 25°C       | 50                       | 56                        |                    | dB                 |  |
| $A_{VOL}$         |                                    | $V_{O} = \pm 0.4 \text{ V}$                                               | T <sub>A</sub> = Full range | 47                       |                           |                    |                    |  |
| .,                | hand affect well-no                | T <sub>A</sub> = 25°C                                                     |                             |                          | ±1                        | ±7                 |                    |  |
| $V_{IO}$          | Input offset voltage               | T <sub>A</sub> = Full range                                               |                             |                          |                           | ±10                | mV                 |  |
|                   | lanut biog gurrant                 | $\frac{T_{A} = 25^{\circ}C}{T_{A} = \text{Full range}}$                   |                             |                          | ±8                        | ±12                | μΑ                 |  |
| I <sub>IB</sub>   | Input bias current                 |                                                                           |                             |                          |                           | ±20                |                    |  |
|                   | land effect coment                 | T <sub>A</sub> = 25°C                                                     |                             | ±0.3                     | ±2                        | ^                  |                    |  |
| I <sub>IO</sub>   | Input offset current               | T <sub>A</sub> = Full range                                               |                             |                          | ±4                        | ±4                 | μΑ                 |  |
| Input             |                                    |                                                                           |                             |                          |                           |                    |                    |  |
| CMDD              | Common mode rejection ratio        | $V_{ICM} = \pm 0.5 \text{ V},$                                            | T <sub>A</sub> = 25°C       | 51                       | 58                        |                    | dB                 |  |
| CIVIRR            | Common-mode rejection ratio        | Input referred                                                            | T <sub>A</sub> = Full range | 48                       |                           |                    | uБ                 |  |
| V                 | Common-mode input voltage          | T <sub>A</sub> = 25°C                                                     |                             | V <sub>ICM</sub><br>±0.7 | V <sub>ICM</sub><br>± 0.8 |                    | W                  |  |
| V <sub>ICR</sub>  | range <sup>(2)</sup>               | T <sub>A</sub> = Full range                                               |                             |                          |                           |                    | V                  |  |
|                   | Input impedance, differential mode |                                                                           |                             |                          | 0.4<br>1                  |                    | MΩ<br>pF           |  |
|                   | Input impedance, common mode       |                                                                           |                             |                          | 1<br>1                    |                    | MΩ<br>pF           |  |
| Output            |                                    |                                                                           |                             |                          |                           |                    |                    |  |
| V <sub>OH</sub> , | Output voltage range               | $V_{H} = V_{ICM} + 1.8 \text{ V},$                                        | T <sub>A</sub> = 25°C       | V <sub>ICM</sub><br>±1.4 | V <sub>ICM</sub><br>±1.6  |                    | V                  |  |
| V <sub>OL</sub>   | Output voltage range               | $V_L = V_{ICM} - 1.8 \text{ V},$ $R_L \ge 500 \Omega$                     | T <sub>A</sub> = Full range | V <sub>ICM</sub><br>±1.3 |                           |                    | v<br>              |  |
| ı                 | Current output, coursing           | V _ +2.5.V P > 20.0                                                       | T <sub>A</sub> = 25°C       | 60                       | 70                        |                    | m ^                |  |
| ОН                | Current output, sourcing           | $V_{CC} = \pm 2.5 \text{ V}, R_L \ge 20 \Omega$                           | T <sub>A</sub> = Full range | 50                       |                           |                    | mA                 |  |
| 1                 | Current output, diction            | V                                                                         | T <sub>A</sub> = 25°C       | -50                      | -60                       |                    | ν Λ                |  |
| OL                | Current output, sinking            | $V_{CC} = \pm 2.5 \text{ V}, R_L \ge 20 \Omega$ $T_A = \text{Full range}$ |                             | -40                      |                           |                    | mA                 |  |
|                   | Closed-loop output impedance       | G = 4, f < 100 kHz                                                        |                             |                          | 0.8                       |                    | Ω                  |  |

 <sup>(1)</sup> All typical limits are at T<sub>A</sub> = 25°C (unless otherwise specified).
 (2) CMIR tested as <3-dB degradation from minimum CMRR at specified limits.</li>



#### **Electrical Characteristics (continued)**

 $V_{CC}$  = 5 V,  $V_{ICM}$  = 2.5 V,  $R_{L}$  = 500  $\Omega$ , limiter pins open (unless otherwise noted)

|                 | PARAMETER                                | TEST CONDITIONS                                                                          |                             |                            | TYP                        | MAX                   | UNIT     |
|-----------------|------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|----------------------------|----------------------------|-----------------------|----------|
| Power           | Supply                                   |                                                                                          |                             |                            |                            |                       |          |
| $V_{CC}$        | Operating voltage                        |                                                                                          |                             |                            | 5                          | 12                    | V        |
|                 | Quiescent current                        | T <sub>A</sub> = 25°C                                                                    |                             | 11                         | 13                         | 15                    | mA       |
| I <sub>CC</sub> | Quiescent current                        | T <sub>A</sub> = Full range                                                              |                             | 9                          |                            | 16.5                  | IIIA     |
| PSRR            | Power-supply rejection ratio             | Input referred, $V_{CC} = \pm 2 \text{ V to } \pm 3 \text{ V}$ $T_A = \text{Full range}$ |                             |                            | 70                         |                       | dB       |
| Output          | Voltage Limiters (Pins 5 and 8)          |                                                                                          |                             |                            |                            |                       |          |
|                 | Default output limited voltage           | Limitar ning anan                                                                        | T <sub>A</sub> = 25°C       | $V_{\text{ICM}}^{\pm}$     | $V_{\text{ICM}}^{\pm}$ 0.9 |                       | V        |
|                 | Derault output illilited voltage         | Limiter pins open                                                                        | T <sub>A</sub> = Full range | $V_{\text{ICM}}^{\pm}$ 0.4 |                            |                       | V        |
|                 | Limiter output offset voltage            | $(V_O - V_H)$ or $(V_O - V_L)$                                                           | T <sub>A</sub> = Full range |                            | ±15                        | ±50                   | mV       |
|                 | Limiter input bias current               | V <sub>O</sub> = 2.5 V                                                                   | T <sub>A</sub> = 25°C       | 0                          | 35                         | 65                    | μΑ       |
|                 | magnitude (3)                            | V <sub>O</sub> = 2.3 V                                                                   | T <sub>A</sub> = Full range | 0                          |                            | 85                    | μΑ       |
|                 | Limiter input bias current drift         |                                                                                          |                             |                            | 30                         |                       | nA/°C    |
|                 | Limiter input impedance                  |                                                                                          |                             |                            | 2<br>1                     |                       | MΩ<br>pF |
|                 | Limiter feedthrough (4)                  | f = 5 MHz                                                                                |                             |                            | -60                        |                       | dB       |
|                 | Limiter offset                           | $V_I = \pm 2 \text{ V}$ , limit mode                                                     |                             |                            | ±15                        | ±40                   | mV       |
|                 | Maximum limiter voltage                  |                                                                                          |                             |                            |                            | $V_{ICM}^{\pm}$ 1.8 V | V        |
|                 | Minimum limiter voltage separation       |                                                                                          |                             | 400                        |                            |                       | mV       |
|                 | Output bias current shift <sup>(5)</sup> |                                                                                          |                             |                            | 5                          |                       | μΑ       |
|                 | Limiter small signal bandwidth           | $V_{I} = V_{ICM} \pm 0.4 \text{ V}, V_{O} < 0.02 \text{ Vp-p}$                           |                             |                            | 300                        |                       | MHz      |
|                 | Limter slew rate <sup>(6)</sup>          |                                                                                          |                             |                            | 20                         |                       | V/µs     |
|                 | Limiter step response, overshoot         | $V_I = V_{ICM} \pm 0.4 V$                                                                |                             |                            | 55                         |                       | mV       |
|                 | Limiter step response, recovery time     | $V_I = V_{ICM} \pm 0.4 \text{ V}$                                                        |                             |                            | 15                         |                       | ns       |
|                 | Linearity guardband <sup>(7)</sup>       | V <sub>O</sub> = 2 Vp-p, f = 5 MHz                                                       |                             |                            | 30                         |                       | mV       |

<sup>(3)</sup> I<sub>VH</sub> (V<sub>H</sub> bias current) is positive and I<sub>VL</sub> (V<sub>L</sub> bias current) is negative under these conditions (see Note 3, Figure 31, and Figure 37).

<sup>(4)</sup> Limiter feedthrough is the ratio of the output magnitude to the sinewave added to V<sub>H</sub> (or V<sub>L</sub>) when V<sub>IN</sub> = 0.

Current is considered positive out of node.  $V_H$  slew rate conditions are  $V_{IN} = 0.7$  V,  $V_{IN}$ 





#### TYPICAL CHARACTERISTICS







SMALL-SIGNAL PULSE RESPONSE

0.5
0.4
0.3
0.2
0.1
0.5
0.0
0.1
0.0
0.2
0.1
0.3
0.2
0.4
0.3
0.2
Time (5ns/div)

Figure 2.



Figure 3.



Figure 4.



Figure 5.

Figure 6.



#### TYPICAL CHARACTERISTICS (continued)



Figure 7.



Figure 9.



Figure 11.



Figure 8.



Figure 10.



Figure 12.



60

50

40

30

20

10

0

-10

-20

10k

100k

1M

Frequency (Hz)

Open-Loop Gain (dB)

#### **TYPICAL CHARACTERISTICS (continued)**



21.6 18.6 15.6 Gain to Capacitive Load (dB) 12.6 C L = 1000 pF 9.6 6.6 3.6 0.6 -2.4 -5.4 -8.4 0.1 10M 100M 1G Frequency (Hz)

FREQUENCY RESPONSE vs CAPACITIVE LOAD

Figure 13.

. .ga. - . . .



Figure 14.



Figure 15.

10M

100M

1G



Figure 16.



Figure 17.

Figure 18.



#### TYPICAL CHARACTERISTICS (continued)





Figure 19.

Figure 20.





Figure 21.

Figure 22.





Figure 23.

Figure 24.





#### **TYPICAL CHARACTERISTICS (continued)**





Figure 25.



Figure 26.



Figure 27.



Figure 29.

Figure 28.



#### APPLICATION INFORMATION

#### **Dual-Supply, Non-Inverting Amplifier**

Figure 30 shows a non-inverting gain amplifier for dual-supply operation. This circuit was used for AC characterization of the OPA689, with a 50- $\Omega$  source, which it matches, and a 500- $\Omega$  load. The power-supply bypass capacitors are shown explicitly in Figure 30 and Figure 31, but will be assumed in the other figures. The limiter voltages ( $V_H$  and  $V_L$ ) and their bias currents ( $I_{VH}$  and  $I_{VL}$ ) have the polarities shown.



Figure 30. DC-Coupled, Dual Supply Amplifier

#### Single-Supply, Non-Inverting Amplifier

Figure 31 shows an AC-coupled, non-inverting gain amplifier for single 5-V supply operation. This circuit was used for AC characterization of the OPA689, with a  $50-\Omega$  source, which it matches, and a  $500-\Omega$  load. The power-supply bypass capacitors are shown explicitly in Figure 30 and Figure 31, but will be assumed in the other figures. The limiter voltages ( $V_H$  and  $V_L$ ) and their bias currents ( $I_{VH}$  and  $I_{VL}$ ) have the polarities shown. Notice that the single-supply circuit can use three resistors to set  $V_H$  and  $V_L$ , where the dual-supply circuit usually uses four to reference the limit voltages to ground.



#### **APPLICATION INFORMATION (continued)**



Figure 31. AC-Coupled, Single Supply Amplifier

#### **Limited Output, ADC Input Driver**

The circuit in Figure 32 shows an inverting, low distortion ADC driver that operates on a single supply. The converter's internal references bias the op amp input. The 4.0-pF and 18-pF capacitors form a compensation network that allows the OPA689 to have a flat frequency response at a gain of –2. This increases the loop gain of the op amp feedback network, which reduces the distortion products below their specified values.



Figure 32. Low Distortion, Limiting ADC Input Driver



#### **APPLICATION INFORMATION (continued)**

#### **Precision Half Wave Rectifier**

Figure 33 shows a half wave rectifier with outstanding precision and speed. V<sub>H</sub> (pin 8) will default to a voltage between 3.1 and 3.8 V if left open, while the negative limit is set to ground.



Figure 33. Precision Half Wave Rectifier

#### **Very High Speed Comparator**

Figure 34 shows a very high speed comparator with hysterisis. The output level are precisely defined, and the recovery time is exceptional. The output voltage swings between 0.5 V and 3.5 V to provide a logic level output that switches as  $V_{IN}$  crosses  $V_{REF}$ .



Figure 34. Very High Speed Comparator

#### **Transimpedance Amplifier**

Figure 35 shows a transimpedance amplifier that has exceptional overdrive characteristics. The feedback capacitor ( $C_F$ ) stabilizes the circuit for the assumed diode capacitance ( $C_D$ ).



#### APPLICATION INFORMATION (continued)



Figure 35. Transimpedance Amplifier

#### **Design-In Tools**

#### **Applications Support**

The Texas Instruments web site (http://www.ti.com) has the latest data sheets and other design aids.

#### **Demonstration Boards**

Two PC boards are available to assist in the initial evaluation of circuit performance of the OPA689 in both package styles. These are available as an unpopulated PCB with descriptive documentation. See the demonstration board literature for more information. The summary information for these boards are shown in Table 1.

**Table 1. Evaluation Module Ordering Information** 

| PRODUCT | PACKAGE | BOARD PART NUMBER | LITERATURE NUMBER |
|---------|---------|-------------------|-------------------|
| OPA689U | SO-8    | DEM-OPA-SO-1A     | SBOU009           |

#### **SPICE Models**

Computer simulation of circuit performance using SPICE is often useful when analyzing analog circuit or system performance. This is particularly true for high speed amplifier circuits where parasitic capacitance and inductance can have a major effect on frequency response.

SPICE models are available through the Texas Instruments web site (www.ti.com). These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion, temperature effects, or different gain and phase characteristics. These models do not distinquish between the AC performance of different package types.

#### **Theory of Operation**

The OPA689 is a voltage feedback op amp that is stable for gains ≥4. The output voltage is limited to a range set by the limiter pins (5 and 8). When the input tries to overdrive the output, the limiters take control of the output buffer. This avoids saturating any parts in the signal path, gives quick overdrive recovery, and gives consistent limiter accuracy for any gain.

This part is de-compensated (stable for gains ≥4). This gives greater bandwidth, higher slew rate, and lower noise than the unity gain stable companion part OPA689.

# OPA689M GAIN +4 STABLE WIDEBAND VOLTAGE-LIMITING AMPLIFIER

SGLS146B-MARCH 2003-REVISED DECEMBER 2006



The limiters have a very sharp transition from the linear region of operation to output limiting. This allows the limiter voltages to be set very near (<100 mV) the desired signal range. The distortion performance is also very good near the limiter voltages.

#### **Circuit Layout**

Achieving optimum performance with the high-frequency OPA689 requires careful attention to layout design and component selection. Recommended PCB layout techniques and component selection criteria are:

- Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Open a window in the ground and power planes around the signal I/O pins, and leave the ground and power planes unbroken elsewhere.
- **Provide a high quality power supply**. Use linear regulators, ground plane and power planes to provide power. Place high-frequency 0.1 μF decoupling capacitors <0.2" away from each power-supply pin. Use wide, short traces to connect to these capacitors to the ground and power planes. Also use larger (2.2 μF to 6.8 μF) high-frequency decoupling capacitors to bypass lower frequencies. They may be somewhat further from the device, and be shared among several adjacent devices.
- Place external components close to the OPA689. This minimizes inductance, ground loops, transmission line effects and propagation delay problems. Be extra careful with the feedback (R<sub>F</sub>), input and output resistors.
- Use high-frequency components to minimize parasitic elements. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter layout. Metal film or carbon composition axially-leaded resistors can also provide good performance when their leads are as short as possible. Never use wirewound resistors for high-frequency applications. Remember that most potentiometers have large parasitic capacitances and inductances. Multilayer ceramic chip capacitors work best and take up little space. Monolithic ceramic capacitors also work very well. Use RF type capacitors with low ESR and ESL. The large power pin bypass capacitors (2.2 μF to 6.8 μF) should be tantalum for better high-frequency and pulse performance.
- Choose low resistor values to minimize the time constant set by the resistor and its parasitic parallel capacitance. Good metal film or surface mount resistors have approximately 0.2 pF parasitic parallel capacitance. For resistors >1.5 k $\Omega$ , this adds a pole and/or zero below 500 MHz. Make sure that the output loading is not too heavy. The recommended 402- $\Omega$  feedback resistor is a good starting point in your design.
- Use short direct traces to other wideband devices on the board. Short traces act as a lumped capacitive load. Wide traces (50 to 100 mils) should be used. Estimate the total capacitive load at the output, and use the series isolation resistor recommended in the typical performance curve "R<sub>S</sub> vs Capacitive Load". Parasitic loads <2 pF may not need the isolation resistor.</li>
- When long traces are necessary, use transmission line design techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50-\Omega$  transmission line is not required on board—a higher characteristic impedance will help reduce output loading. Use a matching series resistor at the output of the op amp to drive a transmission line, and a matched load resistor at the other end to make the line appear as a resistor. If the 6 dB of attenuation that the matched load produces is not acceptable, and the line is not too long, use the series resistor at the source only. This will isolate the source from the reactive presented frequency response will by the line, but the be Multiple destination devices are best handled as separate transmission lines, each with its own series source and shunt load terminations. Any parasitic impedances acting on the terminating resistors will alter the transmission line match, and can cause unwanted signal reflections and reactive loading.
- **Do not use sockets** for high-speed parts like the OPA689. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network. Best results are obtained by soldering the part onto the board.

#### **Power Supplies**

The OPA689 is nominally specified for operation using either  $\pm 5$ -V supplies or a single 5-V supply. The maximum specified total supply voltage of 13 V allows reasonable tolerances on the supplies. Higher supply



voltages can break down internal junctions, possibly leading to catastrophic failure. Single-supply operation is possible as long as common mode voltage constraints are observed. The common mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow design of non-standard or single-supply operation circuits. Figure 31 shows one approach to single-supply operation.

#### **ESD Protection**

ESD damage has been known to damage MOSFET devices, but any semiconductor device is vulnerable to ESD damage. This is particularly true for very high-speed, fine geometry processes.

ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are required when handling the OPA689.

#### **Output Limiters**

The output voltage is linearly dependent on the input(s) when it is between the limiter voltages  $V_H$  (pin 8) and  $V_L$  (pin 5). When the output tries to exceed  $V_H$  or  $V_L$ , the corresponding limiter buffer takes control of the output voltage and holds it at  $V_H$  or  $V_L$ .

Because the limiters act on the output, their accuracy does not change with gain. The transition from the linear region of operation to output limiting is sharp—the desired output signal can safely come to within 30 mV of  $V_H$  or  $V_I$ . Distortion performance is also good over the same range.

The limiter voltages can be set to within 0.7 V of the supplies ( $V_L \ge -V_S + 0.7 \text{ V}$ ,  $V_H \le +V_S - 0.7 \text{ V}$ ). They must also be at least 400 mV apart ( $V_H - V_I \ge 0.4 \text{ V}$ ).



Figure 36. Limiter Bias Current vs Bias Voltage

When pins 5 and 8 are left open,  $V_H$  and  $V_L$  go to the Default Voltage Limit; the minimum values are in the Specifications. Looking at Figure 37 for the zero bias current case will show the expected range of ( $V_S$ - default limit voltages) = headroom.

When the limiter voltages are more than 2.1 V from the supplies ( $V_L \ge -V_S + 2.1 \text{ V}$  or  $V_H \le V_S - 2.1 \text{ V}$ ), you can use simple resistor dividers to set  $V_H$  and  $V_L$  (see Figure 30). Make sure you include the Limiter Input Bias Currents (Figure 37) in the calculations (i.e.,  $I_{VL} \ge -50 \,\mu\text{A}$  out of pin 5, and  $I_{VH} \le 50 \,\mu\text{A}$  out of pin 8). For good limiter voltage accuracy, run at least 1-mA quiescent bias current through these resistors.

When the limiter voltages need to be within 2.1 V of the supplies ( $V_L \le -V_S + 2.1 \text{ V}$  or  $V_H \ge V_S - 2.1 \text{ V}$ ), consider using low impedance buffers to set  $V_H$  and  $V_L$  to minimize errors due to bias current uncertainty. This will typically be the case for single supply operation ( $V_S = 5 \text{ V}$ ). Figure 31 runs 2.5 mA through the resistive divider that sets  $V_H$  and  $V_L$ . This keeps errors due to  $I_{VH}$  and  $I_{VL} < \pm 1\%$  of the target limit voltages.

The limiters' DC accuracy depends on attention to detail. The two dominant error sources can be improved as follows:



- Power supplies, when used to drive resistive dividers that set V<sub>H</sub> and V<sub>L</sub>, can contribute large errors (e.g., 5%). Using a more accurate source, and bypassing pins 5 and 8 with good capacitors, will improve limiter PSRR.
- The resistor tolerances in the resistive divider can also dominate. Use 1% resistors.

Other error sources also contribute, but should have little impact on the limiters' DC accuracy:

- Reduce offsets caused by the Limiter Input Bias Currents. Select the resistors in the resistive divider(s) as described above.
- Consider the signal path DC errors as contributing to uncertainty in the useable output swing.
- The Limiter Offset Voltage only slightly degrades limiter accuracy.

Figure 37 shows how the limiters affect distortion performance. Virtually no degradation in linearity is observed for output voltage swinging right up to the limiter voltages.



Figure 37. Harmonic Distortion Near Limit Voltages

#### **Offset Voltage Adjustment**

The circuit in Figure 38 allows offset adjustment without degrading offset drift with temperature. Use this circuit with caution since power supply noise can inadvertently couple into the op amp.



NOTES: (1) Set  $R_1 << R_{TRIM}$ . (2)  $R_3$  is optional and minimizes output offset due to input bias currents.

Figure 38. Offset Voltage Trim

Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both DC input bias currents using  $R_3$ . This minimizes the output offset voltage caused by the input bias currents.



#### **Output Drive**

The OPA689 has been optimized to drive  $500-\Omega$  loads, such as ADCs. It still performs very well driving  $100-\Omega$  loads; the specifications are shown for the  $500-\Omega$  load. This makes the OPA689 an ideal choice for a wide range of high-frequency applications.

Many high-speed applications, such as driving ADCs, require op amps with low output impedance. As shown in the typical performance curve "Output Impedance vs Frequency", the OPA689 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency, since loop gain decreases with frequency.

#### **Thermal Considerations**

The OPA689 will not require heat-sinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 150°C.

The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and the additional power dissipated in the output stage ( $P_{DL}$ ) while delivering load power.  $P_{DQ}$  is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signals and loads. For a grounded resistive load, and equal bipolar supplies, it is at a maximum when the output is at 1/2 either supply voltage. In this condition,  $P_{DL} = V_S^2/(4R_L)$  where  $R_L$  includes the feedback network loading. Note that it is the power in the output stage, and not in the load, that comprises  $P_{DL}$ .

The operating junction temperature is:  $T_J = T_A + P_D\theta_{JA}$ , where  $T_A$  is the ambient temperature.

For example, the maximum  $T_J$  for a OPA689M with G=6,  $R_{FB}=750~\Omega$ ,  $R_L=100~\Omega$ , and  $\pm V_S=\pm 5~V$  at the maximum  $T_A=85^{\circ}C$  is calculated as:

$$P_{DO} = (10 \text{ V} \times 20 \text{ mA}) = 200 \text{ mW}$$

$$\mathsf{P}_\mathsf{DL} = \frac{\left(5\,\mathsf{V}\right)^2}{4\times\left(100\,\Omega\,\parallel\,850\,\Omega\right)}$$

$$P_D = 200 \text{ mW} + 70 \text{ mW} = 270 \text{ mW}$$

$$T_J = 85^{\circ}C + 270 \text{ mW} \times (119^{\circ}C/W) = 117^{\circ}C$$

#### **Capacitive Loads**

Capacitive loads, such as the input to ADCs, will decrease the amplifier's phase margin, which may cause high-frequency peaking or oscillations. Capacitive loads  $\times$  2 pF should be isolated by connecting a small resistor in series with the output as shown in Figure 39. Increasing the gain from +2 will improve the capacitive drive capabilities due to increased phase margin.



Figure 39. Driving Capacitive Loads



In general, capacitive loads should be minimized for optimum high-frequency performance. The capacitance of coax cable (29 pF/foot for RG-58) will not load the amplifier when the coaxial cable, or transmission line, is terminated in its characteristic impedance.

#### **Frequency Response Compensation**

The OPA689 is internally compensated to be unity-gain stable at a gain of +4, and has a nominal phase margin of 60 degrees at a gain of +6. Phase margin and peaking improve at higher gains. Recall that an inverting gain of -5 is equivalent to a gain of +6 for bandwidth purposes (i.e., noise gain = 6).

Standard external compensation techniques work with this device. For example, in the inverting configuration, the bandwidth may be limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This has the effect of increasing the noise gain at high frequencies, which limits the bandwidth.

To maintain a wide bandwidth at high gains, cascade several op amps.

In applications where a large feedback resistor is required, such as photodiode transimpedance amplifier, the parasitic capacitance from the inverting input to ground causes peaking or oscillations. To compensate for this effect, connect a small capacitor in parallel with the feedback resistor. The bandwidth will be limited by the pole that the feedback resistor and this capacitor create. In other high gain applications, use a three resistor "Tee" network to reduce the RC time constants set by the parasitic capacitances. Be careful to not increase the noise generated by this feedback network too much.

#### **Pulse Settling Time**

The OPA689 is capable of an extremely fast settling time in response to a pulse input. Frequency response flatness and phase linearity are needed to obtain the best settling times. For capacitive loads, such as an ADC, use the recommended  $R_S$  in the typical performance curve " $R_S$  vs Capacitive Load". Extremely fine-scale settling (0.01%) requires close attention to ground return current in the supply decoupling capacitors.

The pulse settling characteristics when recovering from overdrive are very good.

#### **Distortion**

The OPA689's distortion performance is specified for a  $500-\Omega$  load, such as an ADC. Driving loads with smaller resistance will increase the distortion as shown in Figure 40. Remember to include the feedback network in the load resistance calculations.



Figure 40. 5-MHz Harmonic Distortion vs Load Resistance

www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                  |                       |      | (4)                           | (5)                        |              |                  |
| OPA689MJD             | NRND   | Production    | CDIP SB (JD)   8 | 45   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | OPA689MJD        |
| OPA689MJD.A           | NRND   | Production    | CDIP SB (JD)   8 | 45   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | OPA689MJD        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# JD (R-CDIP-T\*\*)

# CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE

20 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within MIL STD 1835 CDIP2 T8, T14, T16, T18, T20 and T24 respectively.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025