

# Dual Micropower Rail-To-Rail Input CMOS Comparator with Open Drain Output

### 1 Features

- Low Power Consumption (Max):  $I_S = 10\mu A$
- Wide Range of Supply Voltages: 2.7V to 15V
- Rail-to-Rail Input Common Mode Voltage Range
- Open Drain Output
- Short Circuit Protection: 40mA
- Propagation Delay (V<sub>S</sub> = 5V, 100mV Overdrive):
- LMC6772Q is AEC-Q Qualified
- LMC6772Q has -40°C to 125°C Temperature

# 2 Applications

- **Laptop Computers**
- Mobile Phones
- Metering Systems
- Hand-Held Electronics
- **RC Timers**
- Alarm and Monitoring Circuits
- Window Comparators, Multivibrators

### 3 Description

The LMC6772 is an ultra low power dual comparator with a maximum 10µA power supply current. The comparators are designed to operate over a wide range of supply voltages, with a minimum supply voltage of 2.7V.

The common mode voltage range of the LMC6772 exceeds both the positive and negative supply rails, a significant advantage in single supply applications. The open drain output of the LMC6772 allows for wired-OR configurations. The open drain output also offers the advantage of allowing the output to be pulled to any voltage rail up to 15V, regardless of the supply voltage of the LMC6772.

The LMC6772 is targeted for systems where low power consumption is the critical parameter. Ensured operation at supply voltages of 2.7V and rail-to-rail performance makes this comparator well suited for battery-powered applications.

Refer to the LMC6762 datasheet for a push-pull output stage version of this device.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| LMC6772x    | SOIC (8)               | 3.91mm × 4.90mm             |
| LIVICOTTZX  | VSSOP (8)              | 3.00mm × 3.00mm             |

- For more information, see Section 9.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Functional Block Diagram** 



# **Table of Contents**

| 1 Features1                                    | 6.2 Input Common-Mode Voltage Range            | 9       |
|------------------------------------------------|------------------------------------------------|---------|
| 2 Applications1                                | 6.3 Low Voltage Operation                      |         |
| 3 Description1                                 | 6.4 Output Short Circuit Current               | 10      |
| 4 Pin Configuration and Functions3             | 6.5 Hysteresis                                 | 10      |
| 5 Specifications4                              | 6.6 Spice Macromodel                           |         |
| 5.1 Absolute Maximum Ratings4                  | 6.7 Typical Applications                       |         |
| 5.2 Operating Ratings4                         | 7 Device and Documentation Support             | 14      |
| 5.3 2.7V Electrical Characteristics5           | 7.1 Documentation Support                      | 14      |
| 5.4 5.0V and 15.0V Electrical Characteristics6 | 7.2 Trademarks                                 | 14      |
| 5.5 AC Electrical Characteristics7             | 7.3 Electrostatic Discharge Caution            | 14      |
| 5.6 Typical Characteristics8                   | 7.4 Glossary                                   | 14      |
| 6 Application Information9                     | 8 Revision History                             |         |
| 6.1 Application Information Disclaimer9        | 9 Mechanical, Packaging, and Orderable Informa | tion 14 |



# **4 Pin Configuration and Functions**



8-Pin PDIP/SOIC/VSSOP - Top View



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

|                                          | VALUE <sup>(1)</sup>  | UNIT |
|------------------------------------------|-----------------------|------|
| ESD Tolerance <sup>(2)</sup>             | 1.5                   | kV   |
| Differential Input Voltage               | (V+)+0.3V to (V-)-0.3 | V    |
| Voltage at Input/Output Pin              | (V+)+0.3V to (V-)-0.3 | V    |
| Supply Voltage (V+–V-)                   | 16                    | V    |
| Current at Input Pin <sup>(6)</sup>      | ±5                    | mA   |
| Current at Output Pin <sup>(3) (5)</sup> | ±30                   | mA   |
| Current at Power Supply Pin, LMC6772     | 40                    | mA   |
| Lead Temperature (Soldering, 10 seconds) | 260                   | °C   |
| Storage Temperature Range                | -65°C to 150          | °C   |
| Junction Temperature <sup>(4)</sup>      | 150                   | °C   |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the electrical characteristics.
- (2) Human body model, 1.5kΩ in series with 100pF. The output pins of the two comparators (pin 1 and pin 7) have an ESD tolerance of 1.5kV. All other pins have an ESD tolerance of 2kV.
- (3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30mA over long term may adversely affect reliability.
- (4) The maximum power dissipation is a function of TJ(MAX), θJA, and TA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) TA)/θJA. All numbers apply for packages soldered directly into a PC board.
- (5) Do not short circuit output to V+, when V+ is > 12V or reliability will be adversely affected.
- (6) Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings.

# 5.2 Operating Ratings

|                                       | VALUE <sup>(1)</sup>         | UNIT |  |  |  |
|---------------------------------------|------------------------------|------|--|--|--|
| Supply Voltage                        | 2.7 ≤ V <sub>S</sub> ≤ 15    | V    |  |  |  |
| Junction Temperature Range            |                              |      |  |  |  |
| LMC6772AI, LMC6772BI                  | -40°C ≤ T <sub>J</sub> ≤ 85  | °C   |  |  |  |
| LMC6772Q                              | -40°C ≤ T <sub>J</sub> ≤ 125 | °C   |  |  |  |
| Thermal Resistance (θ <sub>JA</sub> ) |                              |      |  |  |  |
| 8-Pin SOIC                            | 136                          | °C/W |  |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the electrical characteristics.



## **5.3 2.7V Electrical Characteristics**

Unless otherwise specified, all limits ensured for  $T_J$  = 25°C,  $V^+$  = 2.7V,  $V^-$  = 0V,  $V_{CM}$  =  $V^+/2$ . Limits apply at the temperature extremes.

| SYMBO<br>L           | PARAMETER                                    | CONDITIONS                                         | TYP <sup>(1)</sup> | LMC6772AI<br>Limit <sup>(2)</sup> | LMC6772BI<br>Limit <sup>(2)</sup> | LMC6772Q<br>Limit <sup>(2)</sup> | UNITS     |
|----------------------|----------------------------------------------|----------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|----------------------------------|-----------|
| V <sub>OS</sub>      | Input Offset Voltage                         |                                                    | 3                  | 5<br><b>8</b>                     | 15<br><b>18</b>                   | 10<br><b>13</b>                  | mV<br>max |
| TCV <sub>OS</sub>    | Input Offset Voltage Temperature Drift       |                                                    | 2.0                |                                   |                                   |                                  | μV/°C     |
| I <sub>B</sub>       | Input Current                                |                                                    | 0.02               |                                   |                                   |                                  | pА        |
| Ios                  | Input Offset Current                         |                                                    | 0.01               |                                   |                                   |                                  | pА        |
| CMRR                 | Common Mode Rejection Ratio                  |                                                    | 75                 |                                   |                                   |                                  | dB        |
| PSRR                 | Power Supply Rejection Ratio                 | ±1.35V < V <sub>S</sub> < ±7.5V                    | 80                 |                                   |                                   |                                  | dB        |
| A <sub>V</sub>       | Voltage Gain                                 | (By Design)                                        | 100                |                                   |                                   |                                  | dB        |
| V <sub>CM</sub>      | Input Common-Mode Voltage<br>Range           | CMRR > 55dB                                        | 3.0                | 2.9<br><b>2.7</b>                 | 2.9<br><b>2.7</b>                 | 2.9<br><b>2.7</b>                | V<br>min  |
|                      |                                              |                                                    | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | -0.2<br><b>0.2</b>               | V<br>max  |
| V <sub>OL</sub>      | Output Voltage Low I <sub>LOAD</sub> = 2.5mA |                                                    | 0.2                | 0.3<br><b>0.4</b>                 | 0.3<br><b>0.4</b>                 | 0.3<br><b>0.45</b>               | V<br>max  |
| I <sub>S</sub>       | Supply Current                               | For Both Comparators<br>(Output Low)               | 12                 | 20<br><b>25</b>                   | 20<br><b>25</b>                   | 20<br><b>25</b>                  | μA<br>max |
| I <sub>Leakage</sub> | Output Leakage Current                       | $V_{IN}(+) = 0.5V,$<br>$V_{IN}(-) = 0V, V_O = 15V$ | 0.1                | 500                               | 500                               | 500<br><b>1000</b>               | nA        |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

Product Folder Links: LMC6772

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> All limits are specified by testing or statistical analysis.



### 5.4 5.0V and 15.0V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J$  = 25°C,  $V^+$  = 5.0V and 15.0V,  $V^-$  = 0V,  $V_{CM}$  =  $V^+/2$ . Limits apply at the temperature extremes.

| SYMBO<br>L        | PARAMETER                          | CONDITIONS                                      | TYP <sup>(1)</sup> | LMC6772AI<br>Limit <sup>(2)</sup> | LMC6772BI<br>Limit <sup>(2)</sup> | LMC6772Q<br>Limit <sup>(2)</sup> | UNITS     |
|-------------------|------------------------------------|-------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|----------------------------------|-----------|
| V <sub>OS</sub>   | Input Offset Voltage               |                                                 | 3                  | 5<br><b>8</b>                     | 15<br><b>18</b>                   | 10<br><b>13</b>                  | mV<br>max |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature   | V <sup>+</sup> = 5V                             | 2.0                |                                   |                                   |                                  | μV/°C     |
|                   | Drift                              | V <sup>+</sup> = 15V                            | 4.0                |                                   |                                   |                                  |           |
| I <sub>B</sub>    | Input Current                      | V = 5V                                          | 0.04               |                                   |                                   |                                  | pА        |
| Ios               | Input Offset Current               | V <sup>+</sup> = 5V                             | 0.02               |                                   |                                   |                                  | pА        |
| CMRR              | Common Mode Rejection Ratio        | V+ = 5V                                         | 75                 |                                   |                                   |                                  | -ID       |
|                   |                                    | V <sup>+</sup> = 15V                            | 82                 |                                   |                                   |                                  | dB        |
| PSRR              | Power Supply Rejection Ratio       | ±2.5V < V <sub>S</sub> < ±5V                    | 80                 |                                   |                                   |                                  | dB        |
| A <sub>V</sub>    | Voltage Gain                       | (By Design)                                     | 100                |                                   |                                   |                                  | dB        |
| $V_{CM}$          | Input Common-Mode Voltage<br>Range | V <sup>+</sup> = 5.0V<br>CMRR > 55dB            | 5.3                | 5.2<br><b>5.0</b>                 | 5.2<br><b>5.0</b>                 | 5.2<br><b>5.0</b>                | V<br>min  |
|                   |                                    |                                                 | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>               | Vmax      |
|                   |                                    | V <sup>+</sup> = 15V<br>CMRR > 55dB             | 15.3               | 15.2<br><b>15.0</b>               | 15.2<br><b>15.0</b>               | 15.2<br><b>15.0</b>              | V<br>min  |
|                   |                                    |                                                 | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>               | V<br>max  |
| V <sub>OL</sub>   | Output Voltage Low                 | V <sup>+</sup> = 5V<br>I <sub>LOAD</sub> = 5mA  | 0.2                | 0.4<br><b>0.55</b>                | 0.4<br><b>0.55</b>                | 0.4<br><b>0.55</b>               | V<br>max  |
|                   |                                    | V <sup>+</sup> = 15V<br>I <sub>LOAD</sub> = 5mA | 0.2                | 0.4<br><b>0.55</b>                | 0.4<br><b>0.55</b>                | 0.4<br><b>0.55</b>               | V<br>max  |
| Is                | Supply Current                     | For Both Comparators (Output Low)               | 12                 | 20<br><b>25</b>                   | 20<br><b>25</b>                   | 20<br><b>25</b>                  | μA<br>max |
| I <sub>SC</sub>   | Short Circuit Current              | $V^+ = 15V$ , Sinking, $V_0 = 12V^{(3)}$        | 45                 |                                   |                                   |                                  | mA        |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(3)</sup> Do not short circuit output to V+, when V+ is > 12V or reliability will be adversely affected.



## **5.5 AC Electrical Characteristics**

Unless otherwise specified, all limits ensured for  $T_J$  = 25°C,  $V^+$  = 5V,  $V^-$  = 0V,  $V_{CM}$  =  $V_O$  =  $V^+/2$ . Limits apply at the temperature extreme.

| SYMBO<br>L        | PARAMETER         | CONDITIONS                                               | TYP <sup>(1)</sup> | LMC6772AI<br>Limit <sup>(2)</sup> | LMC6772BI<br>Limit <sup>(2)</sup> | UNITS |    |
|-------------------|-------------------|----------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-------|----|
| t <sub>RISE</sub> | Rise Time         | $f = 10kHz$ , $C_L = 50pF$ ,<br>Overdrive = $10mV^{(3)}$ |                    | 15                                |                                   |       | ns |
| t <sub>FALL</sub> | Fall Time         | $f = 10kHz$ , $C_L = 50pF$ ,<br>Overdrive = $10mV^{(3)}$ | 15                 |                                   |                                   | ns    |    |
| t <sub>PHL</sub>  | Propagation Delay | f = 10kHz,                                               | 10mV               | 900                               |                                   |       | ns |
|                   | (High to Low)     | $C_L = 50pF^{(3)}$                                       | 100mV              | 450                               |                                   |       | ns |
| t <sub>PLH</sub>  | Propagation Delay | f = 10kHz,                                               | 10mV               | 900                               |                                   |       | ns |
| (L                | (Low to High)     | $C_L = 50pF^{(3)}$                                       | 100mV              | 420                               |                                   |       | ns |

- (1) Typical Values represent the most likely parametric norm.
- (2) All limits are specified by testing or statistical analysis.
- (3) C<sub>L</sub> inlcudes the probe and jig capacitance. The rise time, fall time and propagation delays are measured with a 2V input step.



# 5.6 Typical Characteristics

 $T_A = 25$ °C,  $V_S = 12$ V,  $R_{PULLUP} = 2.5$ k,  $C_L = 20$ pF,  $V_{CM} = 0$ V,  $V_{UNDERDRIVE} = 100$ mV,  $V_{OVERDRIVE} = 100$ mV unless otherwise noted.



Product Folder Links: LMC6772

Submit Document Feedback

# **6 Application Information**

# **6.1 Application Information Disclaimer**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 6.2 Input Common-Mode Voltage Range

At supply voltages of 2.7V, 5V and 15V, the LMC6772 has an input common-mode voltage range which exceeds both supplies. As in the case of operational amplifiers, CMVR is defined by the  $V_{OS}$  shift of the comparator over the common-mode range of the device. A CMRR ( $\Delta V_{OS}/\Delta V_{CM}$ ) of 75dB (typical) implies a shift of < 1mV over the entire common-mode range of the device. The absolute maximum input voltage at V<sup>+</sup> = 5V is 200mV beyond either supply rail at room temperature.



Figure 6-1. An Input Signal Exceeds the LMC6772 Power Supply Voltages with No Output Phase Inversion

A wide input voltage range means that the comparator can be used to sense signals close to ground and also to the power supplies. This is an extremely useful feature in power supply monitoring circuits.

An input common-mode voltage range that exceeds the supplies, 20fA input currents (typical), and a high input impedance makes the LMC6772 well suited for sensor applications. The LMC6772 can directly interface to sensors without the use of amplifiers or bias circuits. In circuits with sensors which produce outputs in the tens to hundreds of millivolts, the LMC6772 can compare the sensor signal with an appropriately small reference voltage. This reference voltage can be close to ground or the positive supply rail.

# 6.3 Low Voltage Operation

Comparators are the common devices by which analog signals interface with digital circuits. The LMC6772 has been designed to operate at supply voltages of 2.7V, without sacrificing performance, to meet the demands of 3V digital systems.

At supply voltages of 2.7V, the common-mode voltage range extends 200mV (ensured) below the negative supply. This feature, in addition to the comparator being able to sense signals near the positive rail, is extremely useful in low voltage applications.





Figure 6-2. Even at Low-Supply Voltage of 2.7V, an Input Signal which Exceeds the Supply Voltages
Produces No Phase Inversion at the Output

At  $V^+$  = 2.7V, propagation delays are  $t_{PLH}$  = 420ns and  $t_{PHL}$  = 450ns with overdrives of 100mV. Please refer to the performance curves for more extensive characterization.

### **6.4 Output Short Circuit Current**

The LMC6772 has short circuit protection of 40mA. However, the comparators are not designed to withstand continuous short circuits, transient voltage or current spikes, or shorts to any voltage beyond the supplies. A resistor in series with the output reduces the effect of shorts. For outputs which send signals off PC boards, use external protection devices such as diodes to the supply rails and varistors.

### 6.5 Hysteresis

If the input signal is very noisy, the comparator output might trip several times as the input signal repeatedly passes through the threshold. This problem can be addressed by making use of hysteresis as shown below.



Figure 6-3. Canceling the Effect of Input Capacitance

The capacitor added across the feedback resistor increases the switching speed and provides more short term hysteresis. This can result in greater noise immunity for the circuit.

### 6.6 Spice Macromodel

A Spice Macromodel is available for the LMC6772. The model includes a simulation of:

- Input common-mode voltage range
- · Quiescent and dynamic supply current
- · Input overdrive characteristics

and many more characteristics as listed on the macromodel disk.

A SPICE macromodel of this and many other op amps is available at no charge from the WEBENCH Design Center Team at www.ti.com

### 6.7 Typical Applications

### 6.7.1 Universal Logic Level Shifter

The output of the LMC6772 is the uncommitted drain of the output NMOS transistor. Many drains can be tied together to provide an output OR'ing function. An output pullup resistor can be connected to any available power supply voltage within the permitted power supply range.



Figure 6-4. Universal Logic Level Shifter

The two  $1k\Omega$  resistors bias the input to half of the power supply voltage. The pull-up resistor gets connected to the output logic supply. Due to the wide operating range, the LMC6772 is well suited for logic level shifting applications.

#### 6.7.2 One-Shot Multivibrator



Figure 6-5. One-Shot Multivibrator

A monostable multivibrator has one stable state that is maintained indefinitely until triggered externally to another quasi-stable state. A monostable multivibrator can thus be used to generate a pulse of a desired width.

The desired pulse width is set by adjusting the values of  $C_2$  and  $R_4$ . The resistor divider of  $R_1$  and  $R_2$  can be used to determine the magnitude of the input trigger pulse. The LMC6772 will change state when  $V_1 < V_2$ . Diode  $D_2$  provides a rapid discharge path for capacitor  $C_2$  to reset at the end of the pulse. The diode also prevents the non-inverting input from being driven below ground.

#### 6.7.3 Bi-Stable Multivibrator



Figure 6-6. Bi-Stable Multivibrator

A bi-stable multivibrator has two stable states. The reference voltage is set up by the voltage divider of R2 and R<sub>3</sub>. A pulse applied to the SET terminal will switch the output of the comparator high. The resistor divider of R<sub>1</sub>, R<sub>4</sub>, and R<sub>5</sub> now clamps the non-inverting input to a voltage greater than the reference voltage. A pulse applied to RESET will now toggle the output low.

# 6.7.4 Zero Crossing Detector



Figure 6-7. Zero Crossing Detector

A voltage divider of R<sub>4</sub> and R<sub>5</sub> establishes a reference voltage V<sub>1</sub> at the non-inverting input. By making the series resistance of  $R_1$  and  $R_2$  equal to  $R_5$ , the comparator will switch when  $V_{IN}$  = 0. Diode  $D_1$  insures that  $V_3$ never drops below -0.7V. The voltage divider of R<sub>2</sub> and R<sub>3</sub> then prevents V<sub>2</sub> from going below ground. A small amount of hysteresis is setup to ensure rapid output voltage transitions.

#### 6.7.5 Oscillator



Figure 6-8. Square Wave Generator

Figure 6-8 shows the application of the LMC6772 in a square wave generator circuit. The total hysteresis of the loop is set by R<sub>1</sub>, R<sub>2</sub> and R<sub>3</sub>. R<sub>4</sub> and R<sub>5</sub> provide separate charge and discharge paths for the capacitor C. The charge path is set through R<sub>4</sub> and D<sub>1</sub>. So, the pulse width t<sub>1</sub> is determined by the RC time constant of R<sub>4</sub> and C. Similarly, the discharge path for the capacitor is set by R<sub>5</sub> and D<sub>2</sub>. Thus, the time t<sub>2</sub> between the pulses can be changed by varying R<sub>5</sub>, and the pulse width can be altered by R<sub>4</sub>. The frequency of the output can be changed by varying both R<sub>4</sub> and R<sub>5</sub>.



Figure 6-9. Time Delay Generator

The circuit shown above provides output signals at a prescribed time interval from a time reference and automatically resets the output when the input returns to ground. Consider the case of  $V_{IN}=0$ . The output of comparator 4 is also at ground. This implies that the outputs of comparators 1, 2, and 3 are also at ground. When an input signal is applied, the output of comparator 4 swings high and C charges exponentially through R. This is indicated above. The output voltages of comparators 1, 2, and 3 swtich to the high state when  $V_{C1}$  rises above the reference voltages  $V_A$ ,  $V_B$  and  $V_C$ . A small amount of hysteresis has been provided to insure fast switching when the RC time constant is chosen to give long delay times.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



# 7 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

# 7.1 Documentation Support

#### 7.2 Trademarks

All trademarks are the property of their respective owners.

### 7.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.4 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### **8 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cha | anges from Revision F (March 2013) to Revision G (November 2025)                                | Page           |
|-----|-------------------------------------------------------------------------------------------------|----------------|
| • ( | Updated data sheet to current standards. Added Functional Block Diagram and Package Information | table 1        |
| •   | Removed typical input offset voltage drift over time in Electrical Characteristics              | 5              |
| • ( | Updated AC Electrical Characteristics                                                           | <mark>7</mark> |
| •   | Updated typical performance curves                                                              | 8              |
| Cha | anges from Revision E (March 2013) to Revision F (March 2013)                                   | Page           |
| • ( | Changed layout of National Data Sheet to TI format                                              | 12             |

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

14-Oct-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)         |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------------|
| LMC6772AIM            | Obsolete   | Production    | SOIC (D)   8    | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>72AIM           |
| LMC6772AIM/NOPB       | Obsolete   | Production    | SOIC (D)   8    | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>72AIM           |
| LMC6772AIMM/NOPB      | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | C21                      |
| LMC6772AIMM/NOPB.A    | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C21                      |
| LMC6772AIMMX/NOPB     | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | C21                      |
| LMC6772AIMMX/NOPB.A   | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C21                      |
| LMC6772AIMMX/NOPB.B   | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C21                      |
| LMC6772AIMX/NOPB      | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | (6772AI, LMC67)<br>72AIM |
| LMC6772AIMX/NOPB.A    | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6772AI, LMC67)<br>72AIM |
| LMC6772AIMX/NOPB.B    | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6772AI, LMC67)<br>72AIM |
| LMC6772BIM/NOPB       | Obsolete   | Production    | SOIC (D)   8    | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>72BIM           |
| LMC6772BIMX/NOPB      | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6772BI, LMC67)<br>72BIM |
| LMC6772BIMX/NOPB.A    | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6772BI, LMC67)<br>72BIM |
| LMC6772BIN/NOPB       | Obsolete   | Production    | PDIP (P)   8    | -                     | -               | Call TI                       | Call TI                    | -            | LMC6772<br>BIN           |
| LMC6772QMM/NOPB       | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AX5A                     |
| LMC6772QMM/NOPB.A     | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AX5A                     |
| LMC6772QMMX/NOPB      | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | AX5A                     |
| LMC6772QMMX/NOPB.A    | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AX5A                     |
| LMC6772QMMX/NOPB.B    | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AX5A                     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

# PACKAGE OPTION ADDENDUM

www.ti.com 14-Oct-2025

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

(3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMC6772, LMC6772-Q1:

Catalog : LMC6772

Automotive : LMC6772-Q1

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 14-Oct-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC6772AIMM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772AIMMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772AIMMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMC6772AIMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC6772AIMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772BIMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772QMM/NOPB   | VSSOP           | DGK                | 8 | 1000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772QMMX/NOPB  | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6772QMMX/NOPB  | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com 14-Oct-2025



\*All dimensions are nominal

| 7 til dilliciololio die Hollindi |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMC6772AIMM/NOPB                 | VSSOP        | DGK             | 8    | 1000 | 353.0       | 353.0      | 32.0        |
| LMC6772AIMMX/NOPB                | VSSOP        | DGK             | 8    | 3500 | 353.0       | 353.0      | 32.0        |
| LMC6772AIMMX/NOPB                | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMC6772AIMX/NOPB                 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6772AIMX/NOPB                 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LMC6772BIMX/NOPB                 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LMC6772QMM/NOPB                  | VSSOP        | DGK             | 8    | 1000 | 353.0       | 353.0      | 32.0        |
| LMC6772QMMX/NOPB                 | VSSOP        | DGK             | 8    | 3500 | 353.0       | 353.0      | 32.0        |
| LMC6772QMMX/NOPB                 | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025