

# **DUAL DIGITAL ISOLATOR**

Check for Samples: ISO7221C-HT

#### **FEATURES**

- 1-, 5- and 25-Mbps Signaling Rate Options
  - Low Channel-to-Channel Output Skew;
     1 ns max
  - Low Pulse-Width Distortion (PWD);
     1 ns max
  - Low Jitter Content; 1 ns Typ at 150 Mbps
- 4000-V<sub>peak</sub> Isolation, 560 V<sub>peak</sub> V<sub>IORM</sub>
  - UL 1577 Approved
  - 50-kV/µs Typical Transient Immunity
- Operates with 3.3-V or 5-V Supplies
- 4-kV ESD Protection
- High Electromagnetic Immunity

### **APPLICATIONS**

- Down-Hole Drilling
- High Temperature Environments

# SUPPORTS EXTREME TEMPERATURE APPLICATIONS

- Controlled Baseline
- One Assembly and Test Site
- One Fabrication Site
- Available in Extreme (-55°C to 175°C)
   Temperature Range (1) (2)
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures.



- (1) Custom temperature ranges available.
- (2) Device is qualified to ensure reliable operation for 1000 hours at maximum rated temperature. This includes, but is not limited to temperature bake, temperature cycle, electro migration, bond inter metallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### DESCRIPTION

The ISO7221 is a dual-channel digital isolator. To facilitate PCB layout, the channels are oriented in the opposite directions. This device has a logic input and output buffer separated by Tl's silicon-dioxide (SiO<sub>2</sub>) isolation barrier, providing galvanic isolation of up to 4000 V. Used in conjunction with isolated power supplies, this device blocks high voltage, isolates grounds, and prevents noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

A binary input signal is conditioned, translated to a balanced signal, then differentiated by the capacitive isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse is sent across the barrier to ensure the proper dc level of the output. If this dc-refresh pulse is not received every 4  $\mu$ s, the input is assumed to be unpowered or not being actively driven, and the failsafe circuit drives the output to a logic high state.

The small capacitance and resulting time constant provide fast operation with signaling rates available from 0 Mbps (dc) to 150 Mbps.  $^{(3)}$  The A-, B- and C-option devices have TTL input thresholds and a noise filter at the input that prevents transient pulses from being passed to the output of the device. The M-option devices have CMOS  $V_{\rm CC}/2$  input thresholds and do not have the input noise-filter and the additional propagation delay.

(3) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



This device requires two supply voltages of 3.3 V, 5 V, or any combination. All inputs are 5-V tolerant when supplied from a 3.3-V supply and all outputs are 4-mA CMOS.

The ISO7221 is characterized for operation over the ambient temperature range of -55°C to 175°C.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### SINGLE-CHANNEL FUNCTION DIAGRAM



#### AVAILABLE OPTIONS(1)

| PROD  | UCT  | MAX<br>SIGNALING<br>RATE | PACKAGE <sup>(2)</sup> | INPUT<br>THRESHOLD                 | MARKED<br>AS | ORDERING<br>NUMBER |
|-------|------|--------------------------|------------------------|------------------------------------|--------------|--------------------|
| ISO72 | 221C | 25 Mbps                  | SOIC-8                 | ≉ 1.5 V (TTL)<br>(CMOS compatible) | I7221H       | ISO7221CHD         |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### REGULATORY INFORMATION

| UL                                                                 |
|--------------------------------------------------------------------|
| Recognized under 1577 Component Recognition Program <sup>(1)</sup> |
| File Number: E181974                                               |

 Production tested ≥3000 VRMS for 1 second in accordance with UL 1577.

### **ABSOLUTE MAXIMUM RATINGS**(1)

|          |                                             |                                                      |                                                                  |           | VALUE     | UNIT |
|----------|---------------------------------------------|------------------------------------------------------|------------------------------------------------------------------|-----------|-----------|------|
| $V_{CC}$ | Supply voltage                              | <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |                                                                  |           | -0.5 to 6 | V    |
| $V_{I}$  | V <sub>I</sub> Voltage at IN, OUT           |                                                      |                                                                  | -0.5 to 6 | V         |      |
| Io       | lo Output current                           |                                                      |                                                                  | ±15       | mA        |      |
|          |                                             | Human Body Model                                     | Electrostatic discharge JEDEC Standard 22, Test Method A114-C.01 |           | ±4        | kV   |
| ESD      | Electrostatic<br>discharge                  | Field-Induced-Charged Device<br>Model                | JEDEC Standard 22, Test Method C101                              | All pins  | ±1        | KV   |
|          |                                             | Machine Model                                        | ANSI/ESDS5.2-1996                                                |           | ±200      | V    |
| $T_{J}$  | T <sub>J</sub> Maximum junction temperature |                                                      |                                                                  |           | 180       | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values.



#### RECOMMENDED OPERATING CONDITIONS

|                   |                                                                     | MIN | TYP | MAX      | UNIT |
|-------------------|---------------------------------------------------------------------|-----|-----|----------|------|
| $V_{CC}$          | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | 3   |     | 5.5      | V    |
| I <sub>OH</sub>   | High-level output current                                           |     |     | 4        | mA   |
| I <sub>OL</sub>   | Low-level output current                                            | -4  |     |          | mA   |
| t <sub>ui</sub>   | Input pulse width <sup>(2)</sup>                                    | 40  | 33  |          | ns   |
| 1/t <sub>ui</sub> | Signaling rate <sup>(2)</sup>                                       | 0   | 30  | 25       | Mbps |
| $V_{IH}$          | High-level input voltage                                            | 2   |     | $V_{CC}$ | V    |
| $V_{IL}$          | Low-level input voltage                                             | 0   |     | 0.8      | V    |
| T <sub>A</sub>    | Operating temperature                                               | -55 |     | 175      | °C   |

 <sup>(1)</sup> For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3 V to 3.6 V.
 (2) Typical signaling rate and Input pulse width are measured at ideal conditions at 25°C.

# ELECTRICAL CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 5-V $^{(1)}$ OPERATION

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                       | TEST CONDITIONS                                       | MIN                   | TYP | MAX | UNIT  |
|------------------|---------------------------------|-------------------------------------------------------|-----------------------|-----|-----|-------|
| SUPPL            | Y CURRENT                       |                                                       |                       |     |     |       |
| I <sub>CC1</sub> | 25 Mbps                         | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 12  | 22  | mA    |
| I <sub>CC2</sub> | 25 Mbps                         | $V_I = V_{CC}$ or 0 V, no load                        |                       | 12  | 22  |       |
| .,               | High lovel output valtage       | I <sub>OH</sub> = -4 mA, See Figure 1                 | $V_{CC} - 0.8$        | 4.6 |     | V     |
| V <sub>OH</sub>  | High-level output voltage       | $I_{OH} = -20 \mu A$ , See Figure 1                   | V <sub>CC</sub> - 0.1 | 5   |     |       |
| .,               | Laur laural austraut vielta era | I <sub>OL</sub> = 4 mA, See Figure 1                  |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>  | Low-level output voltage        | I <sub>OL</sub> = 20 μA, See Figure 1                 |                       | 0   | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hysteresis        |                                                       |                       | 150 |     | mV    |
| I <sub>IH</sub>  | High-level input current        | IN from 0 V to V <sub>CC</sub>                        |                       |     | 11  | μΑ    |
| I <sub>IL</sub>  | Low-level input current         | IN from 0 V to V <sub>CC</sub>                        | -11                   |     |     | μΑ    |
| Cı               | Input capacitance to ground     | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$        |                       | 1   |     | pF    |
| CMTI             | Common-mode transient immunity  | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 3 | 25                    | 50  |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3 V to 3.6 V.

# SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 5-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>pLH</sub> , t <sub>pHL</sub> | Propagation delay                                  | See Figure 1    | 21  | 32  | 43  | ns   |
| PWD                                 | Pulse-width distortion $ t_{pHL} - t_{pLH} ^{(1)}$ | See Figure 1    |     | 1   | 2   | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew (2)                              |                 |     |     | 10  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                 |                 |     | 0.2 | 5   | ns   |
| t <sub>r</sub>                      | Output signal rise time                            | See Figure 1    |     | 1   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                            | See Figure 1    |     | 1   |     | ns   |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss   | See Figure 2    |     | 3   |     | μs   |

Also referred to as pulse skew.

Copyright © 2011-2012, Texas Instruments Incorporated

 $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



## ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> at 5 V, V<sub>CC2</sub> at 3.3 V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                      |                          | TEST CONDITIONS                                       | MIN                   | TYP | MAX | UNIT  |
|------------------|--------------------------------|--------------------------|-------------------------------------------------------|-----------------------|-----|-----|-------|
| SUPPLY           | Y CURRENT                      |                          |                                                       |                       |     |     |       |
| I <sub>CC1</sub> | 25 Mbps                        |                          | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 12  | 22  | mA    |
| I <sub>CC2</sub> | 25 Mbps                        |                          | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 6   | 12  | mA    |
| $V_{OH}$         | Lligh level output valtage     | (5-V side)               | I <sub>OH</sub> = -4 mA, See Figure 1                 | V <sub>CC</sub> - 0.8 |     |     | V     |
|                  | High-level output voltage      |                          | I <sub>OH</sub> = -20 μA, See Figure 1                | V <sub>CC</sub> - 0.1 |     |     | '     |
| .,               | Low lovel output veltoge       |                          | I <sub>OL</sub> = 4 mA, See Figure 1                  |                       |     | 0.4 | V     |
| V <sub>OL</sub>  | Low-level output voltage       | Low-level output voltage |                                                       |                       |     | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hysteresis       |                          |                                                       |                       | 150 |     | mV    |
| I <sub>IH</sub>  | High-level input current       |                          | IN from 0 V to V <sub>CC</sub>                        |                       |     | 11  | μΑ    |
| I <sub>IL</sub>  | Low-level input current        |                          | IN from 0 V to V <sub>CC</sub>                        | -11                   |     |     | μΑ    |
| Cı               | Input capacitance to ground    |                          | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$          |                       | 1   |     | pF    |
| CMTI             | Common-mode transient immunity |                          | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 3 | 15                    | 40  |     | kV/µs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3 V to 3.6 V.

### SWITCHING CHARACTERISTICS: V<sub>CC1</sub> at 5 V, V<sub>CC2</sub> at 3.3 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|----------------------------------------------------|-----------------|-----|-----|-----|------|
| $t_{pLH}, t_{pHL}$  | Propagation delay                                  |                 | 24  | 36  | 49  | ns   |
| PWD                 | Pulse-width distortion $ t_{pHL} - t_{pLH} ^{(1)}$ |                 |     | 1   | 2   | ns   |
| t <sub>sk(pp)</sub> | Part-to-part skew (2)                              |                 |     |     | 10  | ns   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew (3)                 |                 |     | 0.2 | 10  | ns   |
| t <sub>r</sub>      | Output signal rise time                            | See Figure 1    |     | 2   |     | ns   |
| t <sub>f</sub>      | Output signal fall time                            | See Figure 1    |     | 2   |     | ns   |
| t <sub>fs</sub>     | Failsafe output delay time from input power loss   | See Figure 2    |     | 3   |     | μs   |

<sup>(1)</sup> Also referred to as pulse skew.

# ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> at 3.3 V, V<sub>CC2</sub> at 5 V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                                       | PARAMETER                                       |              | TEST CONDITIONS                                       | MIN                   | TYP | MAX | UNIT  |
|---------------------------------------|-------------------------------------------------|--------------|-------------------------------------------------------|-----------------------|-----|-----|-------|
| SUPPLY                                | CURRENT                                         |              |                                                       |                       |     |     |       |
| I <sub>CC1</sub>                      | 25 Mbps                                         |              | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 6   | 12  | mA    |
| I <sub>CC2</sub>                      | 25 Mbps                                         |              | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 12  | 22  | mA    |
| \/                                    | V <sub>OH</sub> High-level output voltage (3.3- | (3.3-V side) | I <sub>OH</sub> = -4 mA, See Figure 1                 | V <sub>CC</sub> - 0.4 |     |     | V     |
| VOH                                   |                                                 |              | I <sub>OH</sub> = -20 μA, See Figure 1                | V <sub>CC</sub> - 0.1 |     |     | V     |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Laurianal autoritus librara                     |              | IOL = 4 mA, See Figure 1                              |                       |     | 0.4 |       |
| V <sub>OL</sub>                       | Low-level output voltage                        |              | IOL = 20 μA, See Figure 1                             |                       | 0   | 0.1 |       |
| $V_{I(HYS)}$                          | Input threshold voltage hysteresis              |              |                                                       |                       | 150 |     | mV    |
| I <sub>IH</sub>                       | High-level input current                        |              | IN from 0 V or V <sub>CC</sub>                        |                       |     | 11  | μA    |
| I <sub>IL</sub>                       | Low-level input current                         |              | IN from 0 V or V <sub>CC</sub>                        | -11                   |     |     | μA    |
| Cı                                    | Input capacitance to ground                     |              | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$        |                       | 1   |     | pF    |
| CMTI                                  | Common-mode transient immunity                  |              | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 3 | 15                    | 40  |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3 V to 3.6 V.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



### SWITCHING CHARACTERISTICS: V<sub>CC1</sub> at 3.3 V, V<sub>CC2</sub> at 5 V OPERTAION

over recommended operating conditions (unless otherwise noted)

|                                        | PARAMETER                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------------------------|----------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>pLH</sub> ,<br>t <sub>pHL</sub> | Propagation delay                                  |                 | 24  | 36  | 49  | ns   |
| PWD                                    | Pulse-width distortion $ t_{pHL} - t_{pLH} ^{(1)}$ |                 |     | 1   | 3   | ns   |
| t <sub>sk(pp)</sub>                    | Part-to-part skew (2)                              |                 |     |     | 10  | ns   |
| t <sub>sk(o)</sub>                     | Channel-to-channel output skew (3)                 |                 |     | 0.2 | 10  | ns   |
| t <sub>r</sub>                         | Output signal rise time                            | See Figure 4    |     | 1   |     |      |
| t <sub>f</sub>                         | Output signal fall time                            | See Figure 1    |     | 1   |     |      |
| t <sub>fs</sub>                        | Failsafe output delay time from input power loss   | See Figure 2    |     | 3   |     | μs   |

<sup>(1)</sup> Also referred to as pulse skew.

### ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> and V<sub>CC2</sub> at 3.3 V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                       | MIN                   | TYP | MAX | UNIT  |
|---------------------|--------------------------------|-------------------------------------------------------|-----------------------|-----|-----|-------|
| SUPPL               | Y CURRENT                      |                                                       |                       |     | ,   |       |
| I <sub>CC1</sub>    | 25 Mbps                        | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 6   | 12  | mA    |
| I <sub>CC2</sub>    | 25 Mbps                        | V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load      |                       | 6   | 12  | mA    |
| \/                  | High-level output voltage      | I <sub>OH</sub> = -4 mA, See Figure 1                 | V <sub>CC</sub> - 0.4 | 3   |     | V     |
| V <sub>OH</sub>     | nigh-level output voltage      | $I_{OH} = -20 \mu A$ , See Figure 1                   | V <sub>CC</sub> - 0.1 | 3.3 |     | V     |
| \/                  | Low lovel output valtege       | I <sub>OL</sub> = 4 mA, See Figure 1                  |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage       | I <sub>OL</sub> = 20 μA, See Figure 1                 |                       | 0   | 0.1 | ٧     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis       |                                                       |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current       | IN from 0 V or V <sub>CC</sub>                        |                       |     | 11  | μΑ    |
| I <sub>IL</sub>     | Low-level input current        | IN from 0 V or V <sub>CC</sub>                        | -11                   |     |     |       |
| Cı                  | Input capacitance to ground    | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$        |                       | 1   |     | pF    |
| CMTI                | Common-mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 3 | 15                    | 40  |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3 V to 3.6 V.

### SWITCHING CHARACTERISTICS: $V_{CC1}$ and $V_{CC2}$ at 3.3 V

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|----------------------------------------------------|-----------------|-----|-----|-----|------|
| $t_{pLH}$ , $t_{pHL}$ | Propagation delay                                  |                 | 25  | 40  | 53  | ns   |
| PWD                   | Pulse-width distortion $ t_{pHL} - t_{pLH} ^{(1)}$ |                 |     | 1   | 3   | ns   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(2)</sup>                   |                 |     |     | 10  | ns   |
| t <sub>sk(o)</sub>    | Channel-to-channel output skew (3)                 |                 |     | 0.2 | 5   | ns   |
| t <sub>r</sub>        | Output signal rise time                            | See Figure 1    |     | 2   |     | ns   |
| t <sub>f</sub>        | Output signal fall time                            | See Figure 1    |     | 2   |     | ns   |
| t <sub>fs</sub>       | Failsafe output delay time from input power loss   | See Figure 2    |     | 3   |     | μs   |

<sup>(1)</sup> Also referred to as pulse skew.

Copyright © 2011–2012, Texas Instruments Incorporated

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



#### PARAMETER MEASUREMENT INFORMATION



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $t_f \leq$  50 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $t_f \leq$  50 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  50 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  50 kHz, 50% duty cycle,  $t_f \leq$  50 kHz,  $t_f \leq$  50 kHz,
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 1. Switching Characteristic Test Circuit and Voltage Waveforms



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 2. Failsafe Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 3. Common-Mode Transient Immunity Test Circuit



NOTE: PRBS bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps.

Figure 4. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform



#### **DEVICE INFORMATION**

### **DEVICE I/O SCHEMATICS**



#### **SOIC-8 PACKAGE THERMAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|               | PARAMETER                            | TEST CONDITIONS                         | MIN | TYP  | MAX | UNIT  |
|---------------|--------------------------------------|-----------------------------------------|-----|------|-----|-------|
| $\theta_{JA}$ | Junction-to-air                      | Low-K Thermal Resistance <sup>(1)</sup> |     | 212  |     | 90/14 |
|               |                                      | High-K Thermal Resistance               |     | 122  |     |       |
| $\theta_{JB}$ | Junction-to-Board Thermal Resistance |                                         |     | 37   |     | °C/W  |
| $\theta_{JC}$ | Junction-to-Case Thermal Resistance  |                                         |     | 69.1 |     | •     |

<sup>(1)</sup> Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.

### **DEVICE FUNCTION TABLE**

Table 1. Function Table<sup>(1)</sup>

| INPUT SIDE V <sub>CC</sub> | OUTPUT SIDE V <sub>CC</sub> | INPUT IN | OUTPUT OUT |  |
|----------------------------|-----------------------------|----------|------------|--|
|                            |                             | Н        | Н          |  |
| PU                         | PU                          | L        | L          |  |
|                            |                             | Open     | Н          |  |
| PD                         | PU                          | Х        | Н          |  |

(1) PU = Powered Up(Vcc  $\geq$  3.0V); PD = Powered Down (Vcc  $\leq$  2.5V); X = Irrelevant; H = High Level; L = Low Level



#### TYPICAL CHARACTERISTIC CURVES





# PROPAGATION DELAY vs FREE-AIR TEMPERATURE





INPUT VOLTAGE LOW-TO-HIGH SWITCHING THRESHOLD

Figure 7.

Figure 8.



### **TYPICAL CHARACTERISTIC CURVES (continued)**



# 

HIGH-LEVEL OUTPUT CURRENT

Figure 10.

 $V_{OUT}$  - V

#### LOW-LEVEL OUTPUT CURRENT





### **APPLICATION INFORMATION**



Figure 12. Typical ISO7221 Application Circuit



#### ISOLATION GLOSSARY

**Creepage Distance** — The shortest path between two conductive input to output leads measured along the surface of the insulation. The shortest distance path is found around the end of the package body.



**Clearance** — The shortest distance between two conductive input to output leads measured through air (line of sight).



**Input-to Output Barrier Capacitance** — The total capacitance between all input terminals connected together, and all output terminals connected together.

**Input-to Output Barrier Resistance** — The total resistance between all input terminals connected together, and all output terminals connected together.

**Primary Circuit** — An internal circuit directly connected to an external supply mains or other equivalent source which supplies the primary circuit electric power.

**Secondary Circuit** — A circuit with no direct connection to primary power, and derives its power from a separate isolated source.

Comparative Tracking Index (CTI) — CTI is an index used for electrical insulating materials which is defined as the numerical value of the voltage which causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface -- the higher CTI value of the insulating material, the smaller the minimum creepage distance.

Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive degradation of the insulation surface by small localized sparks. Such sparks are the result of the breaking of a surface film of conducting contaminant on the insulation. The resulting break in the leakage current produces an overvoltage at the site of the discontinuity, and an electric spark is generated. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. This process is known as *tracking*.

Copyright © 2011–2012, Texas Instruments Incorporated



#### Insulation:

Operational insulation — Insulation needed for the correct operation of the equipment.

Basic insulation — Insulation to provide basic protection against electric shock.

Supplementary insulation — Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation.

Double insulation — Insulation comprising both basic and supplementary insulation.

Reinforced insulation — A single insulation system which provides a degree of protection against electric shock equivalent to double insulation.

### **Pollution Degree:**

Pollution Degree 1 — No pollution, or only dry, nonconductive pollution occurs. The pollution has no influence.

Pollution Degree 2 — Normally, only nonconductive pollution occurs. However, a temporary conductivity caused by condensation must be expected.

Pollution Degree 3 — Conductive pollution occurs or dry nonconductive pollution occurs which becomes conductive due to condensation which is to be expected.

Pollution Degree 4 - Continuous conductivity occurs due to conductive dust, rain, or other wet conditions.

#### **Installation Category:**

Overvoltage Category — This section is directed at insulation co-ordination by identifying the transient overvoltages which may occur, and by assigning 4 different levels as indicated in IEC 60664.

- I: Signal Level Special equipment or parts of equipment.
- II: Local Level Portable equipment etc.
- III: Distribution Level Fixed installation
- IV: Primary Supply Level Overhead lines, cable systems

Each category should be subject to smaller transients than the category above.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| ISO7221CHD            | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 175   | I7221H           |
| ISO7221CHD.A          | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 175   | I7221H           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7221C-HT:

Catalog: ISO7221C

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

• Automotive : ISO7221C-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7221CHD   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| ISO7221CHD.A | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025