

# ISO721-Q1, ISO722-Q1 3.3V and 5V High-Speed Digital Isolators

#### 1 Features

- 100Mbps signaling rate options
- Propagation delay is 12ns typical.
- Pulse skew is 0.5ns typical.
- Low-power sleep mode
- Typical 28 year life at rated working voltage (see **Insulation Characteristics Curve)**
- Failsafe output
- Drop-in replacement for most opto and magnetic isolators
- Operates from 3.3V and 5V supplies
- -40°C to +125°C operating temperature range
- Safety Related Certifications
  - DIN EN IEC 60747-17 (VDE 0884-17)
  - UL 1577 component recognition program
  - IEC 61010-1, IEC 62368-1 certifications

## 2 Applications

- Factory Automation
  - Modbus
  - Profibus<sup>™</sup>
  - DeviceNet<sup>™</sup> Data Buses
- Computer Peripheral Interface
- Servo Control Interface
- **Data Acquisition**

### 3 Description

The ISO721-Q1 and ISO722-Q1 devices are digital isolators with a logic input and output buffer separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier. This barrier provides galvanic isolation of up to 4000VPK per VDE 0884-17. Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground, and interfering with or damaging sensitive circuitry.

A binary input signal is conditioned, translated to a balanced signal, then differentiated by the isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse is sent across the barrier to provide the proper dc level of the output.

If this dc-refresh pulse is not received for more than 4µs, the input is assumed to be unpowered or not being actively driven, and the failsafe circuit drives the output to a logic-high state.

These devices require two supply voltages of 3.3V, 5V, or any combination. All inputs are 5V tolerant when supplied from a 3.3V supply and all outputs are 4mA CMOS.

The ISO722-Q1 devices include an active-low output enable that when driven to a high logic level, places the output in a high-impedance state and turns off internal bias circuitry to conserve power.

The ISO721-Q1 and ISO722-Q1 devices have TTL input thresholds and a noise filter at the input that prevent transient pulses of up to 2ns in duration from being passed to the output of the device.

The ISO721-Q1 and ISO722-Q1 devices characterized for operation over the ambient temperature range of -40°C to +125°C.

### **Package Information**

| PART PACKAGE |             | BODY SIZE<br>(NOM) | PACKAGE<br>SIZE <sup>(2)</sup> |  |
|--------------|-------------|--------------------|--------------------------------|--|
| ISO721-Q1    | D (SOIC, 8) | 4.90mm ×           | 4.9mm × 6mm                    |  |
| ISO722-Q1    | 0 (3010, 8) | 3.91mm             | 4.911111 ^ 011111              |  |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



## **Table of Contents**

| 1 Features2 Applications                                                      |                | 6   |
|-------------------------------------------------------------------------------|----------------|-----|
| 3 Description                                                                 |                | 6   |
| 4 Device Comparison Table                                                     |                | 6   |
| 5 Pin Configuration and Functions                                             |                | 7 P |
| 6 Specifications                                                              |                | 8 D |
| 6.1 Absolute Maximum Ratings                                                  |                | 8   |
| 6.2 Recommended Operating Conditions                                          |                | 8   |
| 6.3 Thermal Information                                                       |                | 8   |
| 6.4 Power Ratings                                                             | 4              | 9 A |
| 6.5 Insulation Specifications                                                 |                | ç   |
| 6.6 Safety-Related Certifications                                             |                | ç   |
| 6.7 Safety Limiting Values                                                    | 6              | ç   |
| 6.8 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> 5-V     |                | ç   |
| Operation                                                                     | <mark>6</mark> | 10  |
| 6.9 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3- |                | 1   |
| V Operation                                                                   | <mark>6</mark> | 1   |
| 6.10 Electrical Characteristics: V <sub>CC1</sub> at 3.3-V, V <sub>CC2</sub>  |                | 1   |
| at 5-V Operation                                                              | 7              | 1   |
| 6.11 Electrical Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at |                | 1   |
| 3.3-V Operation                                                               | 7              | 1   |
| 6.12 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> 5-V     |                | 1   |
| Operation                                                                     | 8              | 11  |
| 6.13 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at      |                | 12  |
| 3.3-V Operation                                                               | 8              | I   |
| 6.14 Switching Characteristics: V <sub>CC1</sub> at 3.3-V, V <sub>CC2</sub>   |                |     |
| at 5-V Operation                                                              | 9              |     |

| 6.15 Switching Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at |      |
|------------------------------------------------------------------------------|------|
| 3.3-V Operation                                                              |      |
| 6.16 Typical Characteristics                                                 | . 10 |
| 6.17 Insulation Characteristics Curves                                       | 11   |
| 7 Parameter Measurement Information                                          | .12  |
| 8 Detailed Description                                                       |      |
| 8.1 Overview                                                                 |      |
| 8.2 Functional Block Diagram                                                 | . 14 |
| 8.3 Device Functional Modes                                                  | 15   |
| 9 Application and Implementation                                             | . 16 |
| 9.1 Application Information                                                  | . 16 |
| 9.2 Typical Application                                                      | . 16 |
| 9.3 Power Supply Recommendations                                             | 18   |
| 9.4 Layout                                                                   |      |
| 10 Device and Documentation Support                                          | 19   |
| 10.1 Device Support                                                          | . 19 |
| 10.2 Documentation Support                                                   | . 19 |
| 10.3 Receiving Notification of Documentation Updates                         | 19   |
| 10.4 Support Resources                                                       | . 19 |
| 10.5 Trademarks                                                              |      |
| 10.6 Electrostatic Discharge Caution                                         | 19   |
| 10.7 Glossary                                                                |      |
| 11 Revision History                                                          | . 19 |
| 12 Mechanical, Packaging, and Orderable                                      |      |
| Information                                                                  | . 20 |
|                                                                              |      |

# **4 Device Comparison Table**

| PART NUMBER | SIGNALING RATE | OUTPUT<br>ENABLED | INPUT<br>THRESHOLDS | NOISE<br>FILTER |
|-------------|----------------|-------------------|---------------------|-----------------|
| ISO721-Q1   | 100 Mbps       | NO                | TTL                 | YES             |
| ISO722-Q1   | 100 Mbps       | YES               | TTL                 | YES             |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **5 Pin Configuration and Functions**



Figure 5-1. ISO721-Q1 D Package 8-Pin SOIC Top View



Figure 5-2. ISO722-Q1 D Package 8-Pin SOIC Top View

**Table 5-1. Pin Functions** 

| PIN              |            | PIN        |                     |                                                                                                                                    |  |
|------------------|------------|------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | N          | 0.         | Type <sup>(1)</sup> | DESCRIPTION                                                                                                                        |  |
| NAIVIE           | ISO721x-Q1 | ISO722x-Q1 |                     |                                                                                                                                    |  |
| V                | 1          | 1          |                     | Dower gunnly V                                                                                                                     |  |
| V <sub>CC1</sub> | 3          | 3          | _                   | Power supply, V <sub>CC1</sub>                                                                                                     |  |
| V <sub>CC2</sub> | 8          | 8          | _                   | Power supply, V <sub>CC2</sub>                                                                                                     |  |
| IN               | 2          | 2          | I                   | Input                                                                                                                              |  |
| OUT              | 6          | 6          | 0                   | Output                                                                                                                             |  |
| EN               | _          | 7          | I                   | Output enable. OUT is enabled when $\overline{\text{EN}}$ is low or disconnected and disabled when $\overline{\text{EN}}$ is high. |  |
| GND1             | 4          | 4          | _                   | Ground connection for V <sub>CC1</sub>                                                                                             |  |
| GND2             | 5          | 5          |                     | Ground connection for V <sub>CC2</sub>                                                                                             |  |
| GNDZ             | 7          | ] 3        | _                   | Ground connection for v CC2                                                                                                        |  |

(1) I = Input; O = Output



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

See (1)

|                 | Parameter                                                           | Value         |
|-----------------|---------------------------------------------------------------------|---------------|
| V <sub>CC</sub> | Supply voltage <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | –0.5 V to 6 V |
| VI              | Voltage at IN or OUT terminal                                       | -0.5 V to 6 V |
| Io              | Output current                                                      | ±15 mA        |
| TJ              | Maximum virtual-junction temperature                                | 170°C         |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. Vrms values are not listed in this publication.

### **6.2 Recommended Operating Conditions**

|                 |                                                                     |                                   | MIN | MAX             | UNIT |
|-----------------|---------------------------------------------------------------------|-----------------------------------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |                                   | 3   | 5.5             | V    |
| I <sub>OH</sub> | High-level output current                                           |                                   |     | 4               | mA   |
| I <sub>OL</sub> | Low-level output current                                            |                                   | -4  |                 | mA   |
| t <sub>ui</sub> | Input pulse duration                                                |                                   | 10  |                 | ns   |
| V <sub>IH</sub> | High-level input voltage (IN)                                       |                                   | 2   | V <sub>CC</sub> | V    |
| V <sub>IL</sub> | Low-level input voltage (IN)                                        |                                   | 0   | 0.8             | V    |
| T <sub>A</sub>  | Operating free-air temperature                                      |                                   | -40 | 125             | °C   |
| TJ              | Operating virtual-junction temperature                              | See the Thermal Information table |     | 150             | °C   |
| Н               | External magnetic field intensity per IEC 61000-4-8 an              | d IEC 61000-4-9 certification     |     | 1000            | A/m  |

<sup>(1)</sup> For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V

### 6.3 Thermal Information

|                       | THERMAL METRIC(1)                                               |                                         | D (SOIC) | UNIT |
|-----------------------|-----------------------------------------------------------------|-----------------------------------------|----------|------|
|                       |                                                                 |                                         | 8 PINS   | ]    |
| Б                     | Junction-to-ambient thermal resistance                          | Low-K Thermal Resistance <sup>(2)</sup> | 212      | °C/W |
| R <sub>θJA</sub>      | 6JA Junction-to-ambient thermal resistance                      | High-K Thermal Resistance               | 122      | C/VV |
| R <sub>0JC(top)</sub> | R <sub>BJC(top)</sub> Junction-to-case (top) thermal resistance |                                         | 69.1     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                            |                                         | 47.7     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter                      |                                         | 15.2     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter                    |                                         | 47.2     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance                    |                                         | _        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

#### 6.4 Power Ratings

 $V_{CC1}$  =  $V_{CC2}$  = 5.5 V,  $T_J$  = 150C,  $C_L$  = 15 pF, Input a 100 Mbps 50% duty cycle square wave

|       | PARAMETER                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------|--------------------------|-----------------|-----|-----|-----|------|
| $P_D$ | Device power dissipation |                 |     |     | 159 | mW   |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.

### 6.5 Insulation Specifications

|                   | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                                                            | VALUE             | UNIT             |
|-------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| GENERA            | AL .                                                 |                                                                                                                                                                                                                                            |                   |                  |
| CLR               | External clearance <sup>(1)</sup>                    | Shortest terminal-to-terminal distance through air                                                                                                                                                                                         | 4                 | mm               |
| CPG               | External creepage <sup>(1)</sup>                     | Shortest terminal-to-terminal distance across the package surface                                                                                                                                                                          | 4                 | mm               |
| DTI               | Distance through the insulation                      | Minimum internal gap (internal clearance)                                                                                                                                                                                                  | 0.008             | mm               |
| СТІ               | Comparative tracking index                           | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                                      | ≥400              | V                |
|                   | Material group                                       |                                                                                                                                                                                                                                            | II                |                  |
|                   |                                                      | Rated mains voltage ≤150 V <sub>RMS</sub>                                                                                                                                                                                                  | I-IV              |                  |
|                   | Overvoltage category                                 | Rated mains voltage ≤300 V <sub>RMS</sub>                                                                                                                                                                                                  | 1-111             |                  |
|                   |                                                      | Rated mains voltage ≤400 V <sub>RMS</sub>                                                                                                                                                                                                  | I-II              |                  |
| DIN EN II         | EC 60747-17 (VDE 0884-17):(2)                        |                                                                                                                                                                                                                                            |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage            | AC voltage (bipolar)                                                                                                                                                                                                                       | 560               | V <sub>PK</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                  | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification),<br>V <sub>TEST</sub> = 1.2 x V <sub>IOTM</sub> , t = 1 s (100% production)                                                                                               | 4000              | V <sub>PK</sub>  |
|                   |                                                      | Method a: After I/O safety test subgroup 2/3 $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10 \text{ s}$                                                                                    | ≤5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(3)</sup>                       | Method a: After environmental tests subgroup 1 $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10 \text{ s}$                                                                                  | ≤5                | pC               |
|                   |                                                      | Method b: At routine test (100% production) $ V_{ini} = 1.2 \text{ x V}_{IOTM}, t_{ini} = 1 \text{ s;} $ $ V_{pd(m)} = 1.5 \times V_{IORM}, t_m = 1 \text{ s (method b1) or } $ $ V_{pd(m)} = V_{ini}, t_m = t_{ini} \text{ (method b2)} $ | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(4)</sup>  | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz                                                                                                                                                                                                | 1                 | pF               |
|                   |                                                      | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                             | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance, input to output <sup>(4)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                                                    | >10 <sup>11</sup> | Ω                |
|                   |                                                      | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                          | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                                     |                                                                                                                                                                                                                                            | 2                 |                  |
|                   | Climatic category                                    |                                                                                                                                                                                                                                            | 40/125/21         |                  |
| UL 1577           |                                                      |                                                                                                                                                                                                                                            |                   | ,                |
| V <sub>ISO</sub>  | Withstand isolation voltage                          | V <sub>TEST</sub> = V <sub>ISO</sub> = 2500 V <sub>RMS</sub> , t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 × V <sub>ISO</sub> = 3000 V <sub>RMS</sub> , t = 1 s (100% production)                                                 | 2500              | V <sub>RMS</sub> |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *basic electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (4) All pins on each side of the barrier tied together creating a two-terminal device

### 6.6 Safety-Related Certifications

| VDE                                                      | CSA                                | UL                                                              |
|----------------------------------------------------------|------------------------------------|-----------------------------------------------------------------|
| Certified according to DIN EN IEC 60747-17 (VDE 0884-17) | Certified according to IEC 62368-1 | Certified according to UL 1577 Component<br>Recognition Program |
| Basic certificate: 40047657                              | Master contract number: 220991     | File number: E181974                                            |



#### 6.7 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                                | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| 1.             | Safety input, output, or supply current | $R_{\theta JA}$ = 212°C/W, $V_I$ = 5.5 V, $T_J$ = 170°C, $T_A$ = 25°C, see Thermal Information |     |     | 124 | mA   |
| Is             | Salety Input, output, or supply current | $R_{\theta JA}$ = 212°C/W, $V_I$ = 3.6 V, $T_J$ = 170°C, $T_A$ = 25°C, see Thermal Information |     |     | 190 | IIIA |
| T <sub>S</sub> | Safety temperature                      |                                                                                                |     |     | 150 | °C   |

(1) The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

### 6.8 Electrical Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> 5-V Operation

over recommended operating conditions (unless otherwise noted)(1)

|                     | PARAMETER                       |                         | TEST CON                                               | DITIONS                    | MIN                   | TYP | MAX | UNIT  |
|---------------------|---------------------------------|-------------------------|--------------------------------------------------------|----------------------------|-----------------------|-----|-----|-------|
|                     | \/ aumply aument                | Quiescent               | \/ = \/                                                |                            |                       | 0.5 | 1   | A     |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load       |                            |                       | 2   | 4   | mA    |
|                     |                                 | ISO722-Q1 Sleep<br>Mode | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load       | EN at V <sub>CC</sub>      |                       |     | 200 | μА    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | Quiescent               | VI - VCC of V V, No load                               | EN at 0 V or ISO721-<br>Q1 |                       | 8   | 12  | mA    |
|                     |                                 | 25 Mbps                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load       |                            |                       | 10  | 14  |       |
| .,                  | Lligh level cutnut valtage      |                         | I <sub>OH</sub> = -4 mA                                |                            | V <sub>CC</sub> - 0.8 | 4.6 |     | V     |
| V <sub>OH</sub>     | High-level output voltage       |                         | I <sub>OH</sub> = -20 μA                               |                            | V <sub>CC</sub> - 0.1 | 5   |     |       |
| .,                  | Low lovel output valtage        |                         | I <sub>OL</sub> = 4 mA                                 |                            |                       | 0.2 | 0.4 | v     |
| V <sub>OL</sub>     | Low-level output voltage        |                         | Ι <sub>ΟL</sub> = 20 μΑ                                |                            |                       | 0   | 0.1 |       |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                         |                                                        |                            |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current        |                         | IN at 2 V                                              |                            |                       |     | 10  |       |
| I <sub>IL</sub>     | Low-level input current         |                         | IN at 0.8 V                                            |                            | -10                   |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722-Q1               | EN, IN at V <sub>CC</sub>                              |                            |                       |     | 1   | μA    |
| Cı                  | Input capacitance to groun      | nd                      | IN at VCC, VI = 0.4 sin (2πft), f=2MHz                 |                            |                       | 1   |     | pF    |
| СМТІ                | Common-mode transient i         | mmunity                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 7- | 5                          | 15                    | 50  |     | kV/µs |

<sup>(1)</sup> For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V

### 6.9 Electrical Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> at 3.3-V Operation

over recommended operating conditions (unless otherwise noted)(1)

|                  | PARAMETER                       |                         | TEST CO                                                                                                                | NDITIONS                                         | MIN                   | TYP | MAX | UNIT |
|------------------|---------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------|-----|-----|------|
| 1                | V <sub>CC1</sub> supply current | Quiescent               | V = V · · or 0 V No load                                                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load |                       | 0.3 | 0.6 | mA   |
| I <sub>CC1</sub> | V <sub>CC1</sub> supply current | 25 Mbps                 | VI - VCC OI U V, NO IOAU                                                                                               |                                                  |                       | 1   | 2   | IIIA |
|                  |                                 | ISO722-Q1<br>Sleep Mode | $V_{I} = V_{CC}$ or 0 V, No load $\frac{\overline{EN} \text{ at } V_{CC}}{\overline{EN} \text{ at 0 V or ISO721-} Q1}$ |                                                  |                       |     | 150 | μA   |
| I <sub>CC2</sub> | V <sub>CC2</sub> supply current | Quiescent               |                                                                                                                        |                                                  |                       | 4   | 6.5 | mA   |
|                  |                                 | 25 Mbps                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load                                                                       | •                                                |                       | 5   | 7.5 |      |
| V                | High-level output voltage       | •                       | I <sub>OH</sub> = -4 mA                                                                                                |                                                  | V <sub>CC</sub> - 0.4 | 3   |     | V    |
| V <sub>OH</sub>  | High-level output voltage       |                         | I <sub>OH</sub> = -20 μA                                                                                               |                                                  | V <sub>CC</sub> - 0.1 | 3.3 |     | v    |
| V                | Low lovel output voltage        |                         | I <sub>OL</sub> = 4 mA                                                                                                 |                                                  |                       | 0.2 | 0.4 | V    |
| V <sub>OL</sub>  | Low-level output voltage        |                         | I <sub>OL</sub> = 20 μA                                                                                                |                                                  |                       | 0   | 0.1 |      |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

over recommended operating conditions (unless otherwise noted)(1)

|                     | PARAMETER                     |           | TEST CONDITIONS                                         | MIN | TYP | MAX | UNIT  |
|---------------------|-------------------------------|-----------|---------------------------------------------------------|-----|-----|-----|-------|
| V <sub>I(HYS)</sub> | Input voltage hysteresis      |           |                                                         |     | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current      |           | IN at 2 V                                               |     |     | 10  | μΑ    |
| I <sub>IL</sub>     | Low-level input current       |           | IN at 0.8 V                                             | -10 |     |     | μΑ    |
| I <sub>OZ</sub>     | High-impedance output current | ISO722-Q1 | EN, IN at V <sub>CC</sub>                               |     |     | 1   | μA    |
| Cı                  | Input capacitance to ground   | •         | IN at VCC, VI = 0.4 sin (2πft), f=2MHz                  |     | 1   |     | pF    |
| CMTI                | Common-mode transient im      | munity    | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 7-5 | 15  | 40  |     | kV/μs |

For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V.

# 6.10 Electrical Characteristics: $V_{CC1}$ at 3.3-V, $V_{CC2}$ at 5-V Operation

over recommended operating conditions (unless otherwise noted)(1)

|                     | PARAMETER                       |                         | TEST CO                                                 | NDITIONS                                         | MIN                   | TYP | MAX | UNIT  |
|---------------------|---------------------------------|-------------------------|---------------------------------------------------------|--------------------------------------------------|-----------------------|-----|-----|-------|
|                     | V aupply ourrent                | Quiescent               | V = V or 0 V No load                                    |                                                  |                       | 0.3 | 0.6 | mA    |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load        |                                                  |                       | 1   | 2   | IIIA  |
|                     |                                 | ISO722-Q1<br>Sleep Mode | EN at V <sub>CC</sub>                                   |                                                  |                       |     | 200 | μA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | Quiescent               | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load        | EN at 0 V or ISO721-<br>Q1                       |                       | 8   | 12  | mA    |
|                     |                                 | 25 Mbps                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load        | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load |                       | 10  | 14  |       |
| V                   | High-level output voltage       | •                       | I <sub>OH</sub> = -4 mA                                 |                                                  | V <sub>CC</sub> - 0.8 | 4.6 |     | V     |
| V <sub>OH</sub>     | riigii-ievei output voitage     |                         | I <sub>OH</sub> = -20 μA                                |                                                  | V <sub>CC</sub> - 0.1 | 5   |     | V     |
| .,                  | Law level autout valtage        |                         | I <sub>OL</sub> = 4 mA                                  |                                                  |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage        |                         | I <sub>OL</sub> = 20 μA                                 |                                                  |                       | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                         |                                                         |                                                  |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current        |                         | IN at 2 V                                               |                                                  |                       |     | 10  | μA    |
| I <sub>IL</sub>     | Low-level input current         |                         | IN at 0.8 V                                             |                                                  | -10                   |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722-Q1               | EN, IN at V <sub>CC</sub>                               |                                                  |                       |     | 1   | μA    |
| Cı                  | Input capacitance to groun      | nd                      | IN at VCC, VI = 0.4 sin (2πft), f=2MHz                  |                                                  |                       | 1   |     | pF    |
| CMTI                | Common-mode transient in        | mmunity                 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 7-5 | 5                                                | 15                    | 40  |     | kV/µs |

<sup>(1)</sup> For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V.

## 6.11 Electrical Characteristics: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V Operation

over recommended operating conditions (unless otherwise noted)(1)

|                     | PARAMETER                       |           | TEST CON                                         | IDITIONS                                         | MIN                   | TYP | MAX | UNIT |
|---------------------|---------------------------------|-----------|--------------------------------------------------|--------------------------------------------------|-----------------------|-----|-----|------|
|                     | V supply surrent                | Quiescent | V = V or 0 V No load                             |                                                  |                       | 0.5 | 1   | mA   |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps   | V <sub>I</sub> - V <sub>CC</sub> of 0 V, No load | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load |                       | 2   | 4   | "    |
|                     |                                 | ISO722-Q1 |                                                  | EN at V <sub>CC</sub>                            |                       |     | 150 | μA   |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | Quiescent | V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load | EN at 0 V or ISO721-                             |                       | 4   | 6.5 | mA   |
|                     |                                 | 25 Mbps   |                                                  | Q1                                               |                       | 5   | 7.5 | "    |
| \/                  | High-level output voltage       |           | I <sub>OH</sub> = -4 mA                          | ·                                                | V <sub>CC</sub> - 0.4 | 3   |     | v    |
| V <sub>OH</sub>     | High-level output voltage       |           | I <sub>OH</sub> = -20 μA                         |                                                  | V <sub>CC</sub> - 0.1 | 3.3 |     | , '  |
| \/                  | Low-level output voltage        |           | I <sub>OL</sub> = 4 mA                           |                                                  |                       | 0.2 | 0.4 | v    |
| V <sub>OL</sub>     | Low-level output voltage        |           | I <sub>OL</sub> = 20 μA                          |                                                  |                       | 0   | 0.1 | , '  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |           |                                                  |                                                  |                       | 150 |     | mV   |
| I <sub>IH</sub>     | High-level input current        |           | IN at 2 V                                        |                                                  |                       |     | 10  | μA   |
| I <sub>IL</sub>     | Low-level input current         |           | IN at 0.8 V                                      |                                                  | -10                   |     |     | μA   |



over recommended operating conditions (unless otherwise noted)(1)

| PARAMETER       |                               |           | TEST CONDITIONS                                         | MIN | TYP | MAX | UNIT  |
|-----------------|-------------------------------|-----------|---------------------------------------------------------|-----|-----|-----|-------|
| I <sub>OZ</sub> | High-impedance output current | ISO722-Q1 | EN, IN at V <sub>CC</sub>                               |     |     | 1   | μΑ    |
| Cı              | Input capacitance to ground   |           | IN at VCC, VI = 0.4 sin (2πft), f=2MHz                  |     | 1   |     | pF    |
| CMTI            | Common-mode transient imm     | unity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 7-5 | 15  | 40  |     | kV/µs |

<sup>(1)</sup> For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V

## 6.12 Switching Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> 5-V Operation

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                                                            |                                           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------|-------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub>        | Propagation delay, low-to-high-level output                          |                                           | See Figure 7-1  |     | 17  | 24  | ns   |
| t <sub>PHL</sub>        | Propagation delay , high-to-low-level output                         | pagation delay , high-to-low-level output |                 |     | 17  | 24  | ns   |
| t <sub>sk(p)</sub>      | Pulse skew  t <sub>PHL</sub> - t <sub>PLH</sub>                      |                                           | See Figure 7-1  |     | 0.5 | 2   | ns   |
| t <sub>sk(pp)</sub> (1) | Part-to-part skew                                                    |                                           |                 |     | 0   | 3   | ns   |
| t <sub>r</sub>          | Output-signal rise time                                              |                                           | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>f</sub>          | Output-signal fall time                                              |                                           | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>pHZ</sub>        | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |                                           | 0 - 5 Firms 7 0 | 6   | 8   | 15  | ns   |
| t <sub>pZH</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | ISO722-Q1                                 | See Figure 7-2  | 3.5 | 4   | 15  | μs   |
| t <sub>pLZ</sub>        | Sleep-mode propagation delay, low-level-to-high-impedance output     | - 150/22-Q1                               | Oct Firms 7.0   | 5.5 | 8   | 15  | ns   |
| t <sub>pZL</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |                                           | See Figure 7-3  | 4   | 5   | 15  | μs   |
| t <sub>fs</sub>         | Failsafe output delay time from input power loss                     |                                           | See Figure 7-4  |     | 3   |     | μs   |
|                         | Darlota was da san water water was                                   |                                           | See Figure 7-6  |     | 2   |     |      |
| t <sub>jit(PP)</sub>    | Peak-to-peak eye-pattern jitter                                      |                                           | See Figure 7-6  |     | 3   |     | ns   |

<sup>(1)</sup> t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

### 6.13 Switching Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> at 3.3-V Operation

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                                                            |                                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------|----------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub>        | Propagation delay, low-to-high-level output                          |                                              | See Figure 7-1  |     | 20  | 34  | ns   |
| t <sub>PHL</sub>        | Propagation delay , high-to-low-level output                         | Propagation delay , high-to-low-level output |                 |     | 20  | 34  | ns   |
| t <sub>sk(p)</sub>      | Pulse skew  t <sub>PHL</sub> - t <sub>PLH</sub>                      |                                              | See Figure 7-1  |     | 0.5 | 3   | ns   |
| t <sub>sk(pp)</sub> (1) | Part-to-part skew                                                    |                                              |                 |     | 0   | 5   | ns   |
| t <sub>r</sub>          | Output signal rise time                                              |                                              | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>f</sub>          | Output signal fall time                                              |                                              | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>pHZ</sub>        | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |                                              | Con Firmure 7.0 | 7   | 13  | 25  | ns   |
| t <sub>pZH</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | ISO722-Q1                                    | See Figure 7-2  | 5   | 6   | 15  | μs   |
| t <sub>pLZ</sub>        | Sleep-mode propagation delay,<br>low-level-to-high-impedance output  | 150722-Q1                                    | See Figure 7.2  | 7   | 13  | 25  | ns   |
| t <sub>pZL</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |                                              | See Figure 7-3  | 5   | 6   | 15  | μs   |
| t <sub>fs</sub>         | Failsafe output delay time from input power loss                     |                                              | See Figure 7-4  |     | 3   |     | μs   |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------|-----------------|-----|-----|-----|------|
|                      |                                 | See Figure 7-6  |     | 2   |     | no   |
| t <sub>jit(PP)</sub> | Peak-to-peak eye-pattern jitter | See Figure 7-6  | 3   |     |     | ns   |

<sup>(1)</sup> t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

### 6.14 Switching Characteristics: V<sub>CC1</sub> at 3.3-V, V<sub>CC2</sub> at 5-V Operation

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                                                            |             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------|-------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub>        | Propagation delay, low-to-high-level output                          |             | See Figure 7-1  |     | 17  | 30  | ns   |
| t <sub>PHL</sub>        | Propagation delay , high-to-low-level output                         |             | See Figure 7-1  |     | 17  | 30  | ns   |
| t <sub>sk(p)</sub>      | Pulse skew  t <sub>PHL</sub> - t <sub>PLH</sub>                      |             | See Figure 7-1  |     | 0.5 | 3   | ns   |
| t <sub>sk(pp)</sub> (1) | Part-to-part skew                                                    |             |                 |     | 0   | 5   | ns   |
| t <sub>r</sub>          | Output signal rise time                                              |             | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>f</sub>          | Output signal fall time                                              |             | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>pHZ</sub>        | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |             | 0 5: 70         | 7   | 9   | 15  | ns   |
| t <sub>pZH</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | 100700 04   | See Figure 7-2  | 4.5 | 5   | 15  | μs   |
| t <sub>pLZ</sub>        | Sleep-mode propagation delay, low-level-to-high-impedance output     | - ISO722-Q1 | 0               | 7   | 9   | 15  | ns   |
| t <sub>pZL</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |             | See Figure 7-3  | 4.5 | 5   | 15  | μs   |
| t <sub>fs</sub>         | Failsafe output delay time from input power lo                       | oss         | See Figure 7-4  |     | 3   |     | μs   |
|                         | ank to mark any nottorn litter                                       |             | See Figure 7-6  |     | 2   |     |      |
| t <sub>jit(PP)</sub>    | Peak-to-peak eye-pattern jitter                                      |             | See Figure 7-6  |     | 3   |     | ns   |

<sup>(1)</sup> t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

### 6.15 Switching Characteristics: V<sub>CC1</sub> at 5-V, V<sub>CC2</sub> at 3.3-V Operation

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub>        | Propagation delay, low-to-high-level output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           | See Figure 7-1  |     | 19  | 30  | ns   |
| t <sub>PHL</sub>        | Propagation delay , high-to-low-level output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | See Figure 7-1  |     | 19  | 30  | ns   |
| t <sub>sk(p)</sub>      | Pulse skew  t <sub>PHL</sub> - t <sub>PLH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | See Figure 7-1  |     | 0.5 | 3   | ns   |
| t <sub>sk(pp)</sub> (1) | Part-to-part skew                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           |                 |     | 0   | 5   | ns   |
| t <sub>r</sub>          | Output signal rise time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>f</sub>          | Output signal fall time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | See Figure 7-1  |     | 2.3 |     | ns   |
| t <sub>pHZ</sub>        | Sleep-mode propagation delay, high-level-to-high-impedance output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           | O Figure 7.0    | 7   | 13  | 25  | ns   |
| t <sub>pZH</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-high-level output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100700 04 | See Figure 7-2  | 5   | 6   | 15  | μs   |
| t <sub>pLZ</sub>        | Sleep-mode propagation delay,<br>low-level-to-high-impedance output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ISO722-Q1 | Con Figure 7.2  | 7   | 13  | 25  | ns   |
| t <sub>pZL</sub>        | Sleep-mode propagation delay,<br>high-impedance-to-low-level output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | See Figure 7-3  | 5   | 6   | 15  | μs   |
| t <sub>fs</sub>         | Failsafe output delay time from input power los                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | s         | See Figure 7-4  |     | 3   |     | μs   |
|                         | Dool to work over the work of the control of the co |           | See Figure 7-6  |     | 2   |     |      |
| t <sub>jit(PP)</sub>    | Peak-to-peak eye-pattern jitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | See Figure 7-6  |     | 3   |     | ns   |

<sup>(1)</sup> t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



#### 6.16 Typical Characteristics







Figure 6-7. High-Level Output Current Versus High- | Figure 6-8. Low-Level Output Current Versus Low-**Level Output Voltage** 

**Level Output Voltage** 

### **6.17 Insulation Characteristics Curves**



Figure 6-9. Time Dependent Dielectric Breakdown Testing Results

### 7 Parameter Measurement Information



Figure 7-1. Switching Characteristic Test Circuit and Voltage Waveforms



Figure 7-2. ISO722-Q1 Sleep-Mode High-Level Output Test Circuit and Voltage Waveforms



Figure 7-3. ISO722-Q1 Sleep-Mode Low-Level Output Test Circuit and Voltage Waveforms

#### Note

A: The input pulse is supplied by a generator having the following characteristics:

PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .

B:  $C_L$  = 15 pF ± 20% and includes instrumentation and fixture capacitance.





NOTE: V<sub>I</sub> transition time is 100 ns.

Figure 7-4. Failsafe Delay Time Test Circuit and Voltage Waveforms



NOTE: Pass/fail criterion is no change in Vo.

Figure 7-5. Common-Mode Transient-Immunity Test Circuit and Voltage Waveform



NOTE: Bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps. NRZ data input has no more than five consecutive 1s or 0s.

Figure 7-6. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform

### 8 Detailed Description

#### 8.1 Overview

The ISO72x-Q1 family of devices transmit digital data across a silicon dioxide based isolation barrier. The digital input signal (IN) of the device is sampled by a transmitter and at every data edge the transmitter sends a corresponding differential signal across the isolation barrier. When the input signal is static, the refresh logic periodically sends the necessary differential signal from the transmitter. On the other side of the isolation barrier, the receiver converts the differential signal into a single-ended signal which is output on the OUT pin through a buffer. If the receiver does not receive a data or refresh signal, the timeout logic detects the loss of signal or power from the input side and drives the output to the default level.

### 8.2 Functional Block Diagram





#### 8.3 Device Functional Modes

Table 8-1 and Table 8-2 list the functional modes for the ISO72x-Q1 family of devices.

### Table 8-1. ISO721-Q1 Functional Table

| V <sub>CC1</sub> | I V | INPUT<br>(IN) | OUTPUT<br>(OUT) |
|------------------|-----|---------------|-----------------|
|                  |     | Н             | Н               |
| PU               | PU  | L             | L               |
|                  |     | Open          | Н               |
| PD               | PU  | X             | Н               |
| X                | PD  | X             | Undetermined    |

#### Table 8-2. ISO722-Q1 Functional Table

| V <sub>CC1</sub> | V <sub>CC2</sub> |      | OUTPUT ENABLE ( EN) | OUTPUT<br>(OUT) |  |  |
|------------------|------------------|------|---------------------|-----------------|--|--|
|                  |                  | Н    | L or open           | Н               |  |  |
| PU               | PU               | L    | L or open           | L               |  |  |
|                  |                  | X    | Н                   | Z               |  |  |
|                  |                  | Open | L or open           | Н               |  |  |
| PD               | PU               | X    | L or open           | Н               |  |  |
| PD               | PU               | X    | Н                   | Z               |  |  |
| X                | PD               | X    | X                   | Undetermined    |  |  |

#### 8.3.1 Device I/O Schematic



Figure 8-1. Equivalent Input and Output Schematic Diagrams

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The ISO72x-Q1 devices use single-ended TTL or CMOS-logic-switching technology. The supply voltage range of the devices is from 3 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, because the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller ( $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

### 9.2 Typical Application

The ISO721 device can be used with Texas Instruments' microcontroller, CAN transceiver, transformer driver, and low-dropout voltage regulator to create an Isolated CAN Interface as shown in Figure 9-1.



Multiple pins and capacitors omitted for clarity purpose.

Figure 9-1. Isolated CAN Interface

Submit Document Feedback

#### 9.2.1 Design Requirements

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO72x-Q1 devices only require two external bypass capacitors to operate.

#### 9.2.2 Detailed Design Procedure

Figure 9-2 shows a typical circuit hook-up for the ISO721-Q1 device.



Figure 9-2. Typical ISO721-Q1 Circuit Hook-up

The ISO72x-Q1 isolators have the same functional pinout as those of most other vendors as shown in Figure 9-3, and are often pin-for-pin drop-in replacements. The notable differences in the products are propagation delay, signaling rate, power consumption, and transient protection rating. Table 9-1 is used as a guide for replacing other isolators with the ISO72x-Q1 family of single-channel isolators.



Figure 9-3. Pin Cross Reference

**Table 9-1. Cross Reference** 

|                                        |                  |       |                               |       |       |       | PIN 7                             |                                   |                  |
|----------------------------------------|------------------|-------|-------------------------------|-------|-------|-------|-----------------------------------|-----------------------------------|------------------|
| ISOLATOR                               | PIN 1            | PIN 2 | PIN 3                         | PIN 4 | PIN 5 | PIN 6 | ISO721-Q1<br>OR<br>ISO721M-<br>Q1 | ISO722-Q1<br>OR<br>ISO722M-<br>Q1 | PIN 8            |
| ISO721 <sup>(1)</sup> (2)              | V <sub>CC1</sub> | IN    | V <sub>CC1</sub>              | GND1  | GND2  | OUT   | GND2                              | EN                                | V <sub>CC2</sub> |
| ADuM1100 <sup>(1)</sup> <sup>(2)</sup> | V <sub>DD1</sub> | VI    | V <sub>DD1</sub>              | GND1  | GND2  | Vo    | GN                                | ID2                               | $V_{DD2}$        |
| HCPL-xxxx                              | V <sub>DD1</sub> | VI    | *Leave<br>Open <sup>(3)</sup> | GND1  | GND2  | Vo    | NO                                | (5)                               | V <sub>DD2</sub> |
| IL710                                  | V <sub>DD1</sub> | VI    | NC <sup>(4)</sup>             | GND1  | GND2  | Vo    | V <sub>OE</sub>                   |                                   | V <sub>DD2</sub> |

- (1) Pin 1 must be used as  $V_{CC1}$ . Pin 3 can also be used as  $V_{CC1}$  or left open, as long as pin 1 is connected to  $V_{CC1}$ .
- (2) Pin 5 must be used as GND2. Pin 7 can also be used as GND2 or left open, as long as pin 5 is connected to GND2.
- (3) Pin 3 of the HCPL devices must be left open. This is not a problem when substituting an ISO72x-Q1 device, because the extra V<sub>CC1</sub> on pin 3 can be left an open circuit as well.
- (4) Pin 3 of the IL710 must not be tied to ground on the circuit board because this shorts the ISO72x-Q1 V<sub>CC1</sub> to ground. The IL710 pin 3 can only be tied to V<sub>CC</sub> or left open to drop in an ISO72x-Q1 device.

An HCPL device pin 7 must be left floating (open) or grounded when an ISO722-Q1 or ISO722M-Q1 device is to be used as a drop-in replacement. If pin 7 of the ISO722-Q1 or ISO722M-Q1 device is placed in a high logic state, the output of the device is disabled.

### 9.3 Power Supply Recommendations

To help provide reliable operation at data rates and supply voltages, a 0.1-µF bypass capacitor must be placed at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments SN6501 device. For such applications, detailed power supply design and transformer selection recommendations are available in the SN6501 Transformer Driver for Isolated Power Supplies data sheet.

#### 9.4 Layout

### 9.4.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 9-4). Layer stacking must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the planes symmetrical. This makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 9.4.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

#### 9.4.2 Layout Example



Figure 9-4. Recommended Layer Stack

Product Folder Links: ISO721-Q1 ISO722-Q1



### 10 Device and Documentation Support

### 10.1 Device Support

### 10.1.1 Development Support

For development support, see the following:

- Texas Instruments, 36Vdc-75Vdc Input, 20V @ 4A Output, Active Clamp Forward TI Reference Design
- Texas Instruments, 18Vdc-54Vdc Input, 24V @ 5A Output, Active Clamp Forward TI Reference Design
- Texas Instruments, 36Vdc-75Vdc Input, 6V @ 20A Output, Active Clamp Forward TI Reference Design
- Texas Instruments, ISO72x IBIS Model

### **10.2 Documentation Support**

#### 10.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Digital Isolator Design Guide
- · Texas Instruments, Isolation Glossary
- Texas Instruments, Isolated RS-485 Reference Design application report
- Texas Instruments, ISO721EVM user's guide

### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

Profibus<sup>™</sup> is a trademark of Profibus.

DeviceNet<sup>™</sup> is a trademark of Open DeviceNet Vendors Association.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision E (February 2025) to Revision F (October 2025)

Page



| • | Changed "Certificate planned" with "Basic certificate: 40047657" in VDE column, "Master contract number: 220991" in CSA column, and "File number: E181974" in UL column in the Safety-Related Certifications section |    |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| C | hanges from Revision D (November 2024) to Revision E (February 2025)  Pa                                                                                                                                             | _  |
| _ | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                       |    |
| С | hanges from Revision C (July 2013) to Revision D (November 2024)                                                                                                                                                     | ge |
| • | Updated VDE V 0884-11 to DIN VDE 0884-17 throughout the document                                                                                                                                                     | 1  |
| • | Updated reference from capacitive isolation to isolation barrier throughout the document                                                                                                                             |    |
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                       |    |
| • | Updated Thermal Characteristics, Safety Limiting Values, and Thermal Derating Curves to provide more                                                                                                                 |    |
|   | accurate system-level thermal calculations                                                                                                                                                                           | 4  |
| • | Updated electrical and switching characteristics to match device performance                                                                                                                                         |    |
| • | Added the Detailed Description, Overview, Feature Description, Functional Block Diagram, and Device                                                                                                                  |    |
|   | Functional Modes sections                                                                                                                                                                                            | 14 |
| • | Added the Typical Application, Power Supply Recommendations, and Layout sections                                                                                                                                     |    |
| _ |                                                                                                                                                                                                                      |    |
| C | hanges from Revision B (June 2013) to Revision C (July 2013)                                                                                                                                                         | _  |
| • | Changed temperature grade from 3 to 1                                                                                                                                                                                |    |
| • | Changed the IEC 60664-1 RATINGS TABLE - Specification I-III test conditions From: Rated mains voltage                                                                                                                |    |
|   | ≤150 VRMS To: Rated mains voltage ≤300 VRMS. Added a row for the I-II specifications                                                                                                                                 | 5  |
|   |                                                                                                                                                                                                                      |    |

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 15-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| ISO721QDRQ1           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | FULL NIPDAU<br>  NIPDAU       | Level-3-260C-168 HR        | -40 to 125   | IS721Q       |
| ISO721QDRQ1.A         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | FULL NIPDAU                   | Level-3-260C-168 HR        | -40 to 125   | IS721Q       |
| ISO721QDRQ1.B         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |
| ISO722QDRQ1           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | FULL NIPDAU<br>  NIPDAU       | Level-3-260C-168 HR        | -40 to 125   | IS722Q       |
| ISO722QDRQ1.A         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | FULL NIPDAU                   | Level-3-260C-168 HR        | -40 to 125   | IS722Q       |
| ISO722QDRQ1.B         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 15-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO721-Q1, ISO722-Q1:

● Catalog : ISO721, ISO722

Military: ISO721M

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Sep-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO721QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO722QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 11-Sep-2025



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ISO721QDRQ1 | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |  |
| ISO722QDRQ1 | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025