

# ISO652x General Purpose Dual-Channel Functional Isolators

### 1 Features

- Dual channel, CMOS output functional isolators
- 50Mbps data rate
- Robust SiO<sub>2</sub> isolation barrier with ±150kV/µs typical CMTI
- Functional Isolation (8-REU):
  - 450V<sub>RMS</sub>, 637V<sub>DC</sub> working voltage
  - 2000V<sub>RMS</sub>, 2828V<sub>DC</sub> transient voltage (60s)
- Functional Isolation (8-D):
  - 450V<sub>RMS</sub>, 637V<sub>DC</sub> working voltage
  - 2000V<sub>RMS</sub>, 2828V<sub>DC</sub> transient voltage (60s)
- Available in a compact 8-REU package with >2.2mm creepage
- Wide supply range: 1.71V to 1.89V and 2.25V to
- 1.71V to 5.5V level translation
- Default output High (ISO652x) and Low (ISO652xF) Options
- Wide temperature range: -40°C to 125°C
- 1.8mA per channel typical at 1Mbps at 3.3V
- Low propagation delay: 11ns typical at 3.3V
- Robust electromagnetic compatibility (EMC)
  - System-Level ESD, EFT, and surge immunity
  - Ultra-low emissions
- Leadless-DFN (8-REU) package and Narrow-SOIC (8-D) package options

# 2 Applications

- Power supplies
- Grid, Electricity meter
- Motor drives
- Factory automation
- **Building automation**
- Lighting
- **Appliances**



V<sub>CCI</sub>=Input supply, V<sub>CCO</sub>=Output supply GNDI=Input ground, GNDO=Output ground

### **Simplified Schematic**

# 3 Description

The ISO652x devices are high-performance, dualchannel functional isolators designed for cost sensitive, space constrained applications that require isolation for non-safety applications. The isolation barrier supports a working voltage of 450V<sub>RMS</sub> /  $637V_{DC}$  and transient over voltages of  $2000V_{RMS}$  / 2828V<sub>DC</sub>.

The devices provide high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by TI's double capacitive silicon dioxide (SiO<sub>2</sub>) insulation barrier. ISO6520 has two isolation channels with both channels in the same direction. ISO6521 has two isolation channels with one channel in each direction. In the event of input power or signal loss, the default output is high for devices without suffix F and low for devices with suffix F. See Device Functional Modes section for further details.

These devices help prevent noise currents on data buses, such as UART, SPI, RS-485, RS-232, and CAN from damaging sensitive circuitry. Through chip design and layout techniques, the electromagnetic compatibility of the devices have been significantly enhanced to ease system-level ESD and emissions compliance.

**Package Information** 

| PART NUMBER       | PACKAGE (1)              | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |  |
|-------------------|--------------------------|-----------------------------|--|--|--|--|--|
| ISO6520, ISO6520F | DFN (8-REU) 3.0mm × 2.0m |                             |  |  |  |  |  |
| ISO6521, ISO6521F | DEN (O-NEO)              | 3.0mm ^ 2.0mm               |  |  |  |  |  |
| ISO6520, ISO6520F | D (8)                    | 4.9mm × 6.0mm               |  |  |  |  |  |
| ISO6521, ISO6521F | D (6)                    | 4.911111 ^ 0.011111         |  |  |  |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



# **Table of Contents**

| Features                                         | 1              |
|--------------------------------------------------|----------------|
| Applications                                     | 1              |
| Description                                      |                |
| Pin Configuration and Functions                  | 3              |
| Specifications                                   | 4              |
| 5.1 Absolute Maximum Ratings                     | 4              |
| 5.2 ESD Ratings                                  |                |
| 5.3 Recommended Operating Conditions             | 4              |
| 5.4 Thermal Information                          | <mark>5</mark> |
| 5.5 Package Characteristics                      | <u>5</u>       |
| 5.6 Electrical Characteristics—5-V Supply        | 6              |
| 5.7 Supply Current Characteristics—5-V Supply    | <mark>6</mark> |
| 5.8 Electrical Characteristics—3.3-V Supply      | 7              |
| 5.9 Supply Current Characteristics—3.3-V Supply  | 7              |
| 5.10 Electrical Characteristics—2.5-V Supply     | 8              |
| 5.11 Supply Current Characteristics—2.5-V Supply | 8              |
| 5.12 Electrical Characteristics—1.8-V Supply     | 9              |
| 5.13 Supply Current Characteristics—1.8-V Supply | 9              |
| 5.14 Switching Characteristics—5-V Supply        | 10             |
| 5.15 Switching Characteristics—3.3-V Supply      | 10             |
| 5.16 Switching Characteristics—2.5-V Supply      | 11             |
| 5.17 Switching Characteristics—1.8-V Supply      | 11             |
| 5 18 Typical Characteristics                     | 12             |

| 6 Parameter Measurement Information                 | . 14 |
|-----------------------------------------------------|------|
| 7 Detailed Description                              | .15  |
| 7.1 Overview                                        |      |
| 7.2 Functional Block Diagram                        | .15  |
| 7.3 Feature Description                             | .16  |
| 7.4 Device Functional Modes                         | .16  |
| 8 Application and Implementation                    | .18  |
| 8.1 Application Information                         |      |
| 8.2 Typical Application                             |      |
| 8.3 Insulation Lifetime                             |      |
| 8.4 Power Supply Recommendations                    | .20  |
| 8.5 Layout                                          |      |
| 9 Device and Documentation Support                  |      |
| 9.1 Documentation Support                           |      |
| 9.2 Receiving Notification of Documentation Updates |      |
| 9.3 Support Resources                               | . 22 |
| 9.4 Trademarks                                      | .22  |
| 9.5 Electrostatic Discharge Caution                 | .22  |
| 9.6 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | 23   |

# **4 Pin Configuration and Functions**



Figure 4-1. ISO6520 D Package 8-Pin SOIC Top View



Figure 4-2. ISO6521 D Package 8-Pin SOIC Top View



Figure 4-3. ISO6520 DFN Package 8-Pin REU Top View



Figure 4-4. ISO6521 DFN Package 8-Pin REU Top View

**Table 4-1. Pin Functions** 

| NAME             | P       | IN      | TYPE (1) | Description                            |
|------------------|---------|---------|----------|----------------------------------------|
|                  | ISO6520 | ISO6521 |          |                                        |
| GND1             | 4       | 4       | -        | Ground connection for V <sub>CC1</sub> |
| GND2             | 5       | 5       | -        | Ground connection for V <sub>CC2</sub> |
| INA              | 2       | 7       | I        | Input, channel A                       |
| INB              | 3       | 3       | I        | Input, channel B                       |
| OUTA             | 7       | 2       | 0        | Output, channel A                      |
| OUTB             | 6       | 6       | 0        | Output, channel B                      |
| V <sub>CC1</sub> | 1       | 1       | Р        | Power supply, V <sub>CC1</sub>         |
| V <sub>CC2</sub> | 8       | 8       | Р        | Power supply, V <sub>CC2</sub>         |

(1) I = Input, O = Output, P = Power



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

See(1)

|                     |                                                | MIN  | MAX                                   | UNIT             |
|---------------------|------------------------------------------------|------|---------------------------------------|------------------|
| Supply Voltage (2)  | V <sub>CC1</sub> to GND1                       | -0.5 | 6                                     | V                |
| Supply voltage V    | V <sub>CC2</sub> to GND2                       | -0.5 | 6                                     | V                |
| Input/Output        | INx to GNDx                                    | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V                |
| Voltage             | OUTx to GNDx                                   | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V                |
| Output Current      | lo                                             | -15  | 15                                    | mA               |
| Temperature         | Operating junction temperature, T <sub>J</sub> |      | 150                                   | °C               |
| Temperature         | Storage temperature, T <sub>stg</sub>          | -65  | 150                                   | °C               |
| Transient Isolation | AC Voltage, t=60s                              |      | 2000                                  | $V_{RMS}$        |
| Voltage (REU-8)     | DC Voltage, t=60s                              |      | 2828                                  | V <sub>DC</sub>  |
| Transient Isolation | AC Voltage, t=60s                              |      | 2000                                  | V <sub>RMS</sub> |
| Voltage (SOIC-8)    | DC Voltage, t=60s                              |      | 2828                                  | V <sub>DC</sub>  |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values
- (3) Maximum voltage must not exceed 6 V.

# 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>          | ±6000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

|                            |                                               | TEST CONDITIONS                               | MIN                    | NOM  | MAX                    | UNIT |
|----------------------------|-----------------------------------------------|-----------------------------------------------|------------------------|------|------------------------|------|
| V <sub>CC1</sub> (1)       | Supply Voltage Side 1                         | V <sub>CC</sub> = 1.8 V <sup>(3)</sup>        | 1.71                   |      | 1.89                   | V    |
| V <sub>CC1</sub> (1)       | Supply Voltage Side 1                         | $V_{CC} = 2.5 \text{ V to 5 V}^{(3)}$         | 2.25                   |      | 5.5                    | V    |
| V <sub>CC2</sub> (1)       | Supply Voltage Side 2                         | V <sub>CC</sub> = 1.8 V <sup>(3)</sup>        | 1.71                   |      | 1.89                   | V    |
| V <sub>CC2</sub> (1)       | Supply Voltage Side 2                         | V <sub>CC</sub> = 2.5 V to 5 V <sup>(3)</sup> | 2.25                   |      | 5.5                    | V    |
| V <sub>CC</sub><br>(UVLO+) | UVLO threshold when supply voltage is rising  |                                               |                        | 1.53 | 1.71                   | V    |
| V <sub>CC</sub><br>(UVLO-) | UVLO threshold when supply voltage is falling |                                               | 1.1                    | 1.41 |                        | V    |
| Vhys<br>(UVLO)             | Supply voltage UVLO hysteresis                |                                               | 0.08                   | 0.13 |                        | V    |
| V <sub>IH</sub>            | High level Input voltage                      |                                               | 0.7 x V <sub>CCI</sub> |      | V <sub>CCI</sub>       | V    |
| V <sub>IL</sub>            | Low level Input voltage                       |                                               | 0                      |      | 0.3 x V <sub>CCI</sub> | V    |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# www.ti.com

|                                                                      |                                                 | TEST CONDITIONS                                                                         | MIN | NOM | MAX | UNIT             |
|----------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------------------|
|                                                                      |                                                 | V <sub>CCO</sub> <sup>(2)</sup> = 5 V                                                   | -4  |     |     | mA               |
|                                                                      | High level output current                       | V <sub>CCO</sub> = 3.3 V                                                                | -2  |     |     | mA               |
| I <sub>OH</sub> I <sub>OL</sub> DR  T <sub>A</sub> V <sub>IOWM</sub> | High level output current                       | V <sub>CCO</sub> = 2.5 V                                                                | -1  |     |     | mA               |
|                                                                      |                                                 | V <sub>CCO</sub> = 1.8 V                                                                | -1  |     |     | mA               |
| I <sub>OL</sub>                                                      |                                                 | V <sub>CCO</sub> = 5 V                                                                  | -   |     | 4   | mA               |
|                                                                      | Low lovel output ourrent                        | V <sub>CCO</sub> = 3.3 V                                                                | -   |     | 2   | mA               |
|                                                                      | Low level output current                        | V <sub>CCO</sub> = 2.5 V                                                                |     |     | 1   | mA               |
|                                                                      |                                                 | V <sub>CCO</sub> = 1.8 V                                                                |     |     | 1   | mA               |
| DR                                                                   | Data Rate                                       |                                                                                         | 0   |     | 50  | Mbps             |
| T <sub>A</sub>                                                       | Ambient temperature                             |                                                                                         | -40 | 25  | 125 | °C               |
| DR<br>T <sub>A</sub>                                                 | Functional Isolation Working<br>Voltage (REU-8) | AC Voltage (sine wave), Time dependent dielectric breakdown (TDDB) Test; See Figure 8-3 |     |     | 450 | V <sub>RMS</sub> |
|                                                                      |                                                 | DC Voltage                                                                              |     |     | 637 | $V_{DC}$         |
| DR<br>T <sub>A</sub><br>V <sub>IOWM</sub>                            | Functional Isolation Working                    | AC Voltage (sine wave)                                                                  |     |     | 450 | V <sub>RMS</sub> |
| MWOI                                                                 | Voltage (SOIC-8)                                | DC Voltage                                                                              | -   |     | 637 | $V_{DC}$         |

- $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  can be set independent of one another
- (2)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$
- The channel outputs are in undetermined state when 1.89 V <  $V_{CC1}$ ,  $V_{CC2}$  < 2.25 V and 1.05 V <  $V_{CC1}$ ,  $V_{CC2}$  < 1.71 V

### **5.4 Thermal Information**

|                       |                                              | ISO         | ISO652x    |      |  |  |
|-----------------------|----------------------------------------------|-------------|------------|------|--|--|
|                       | THERMAL METRIC (1)                           | DFN (REU-8) | D (SOIC-8) | UNIT |  |  |
|                       |                                              | 8 PINS      | 8 PINS     |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 143.4       | 104.6      | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.0        | 48.9       | °C/W |  |  |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 78.3        | 52.9       | °C/W |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 4.2         | 7.9        | °C/W |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 77.7        | 52.1       | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

# 5.5 Package Characteristics

|                 | PARAMETER                                   | TEST CONDITIONS                                         | VALUE             | VALUE             | UNIT |
|-----------------|---------------------------------------------|---------------------------------------------------------|-------------------|-------------------|------|
|                 | FARAMETER                                   | TEST CONDITIONS                                         | 8-REU             | 8-D               | ONII |
| CLR             | External clearance <sup>(1)</sup>           | Shortest pin to pin distance through air                | >2.2              | >4                | mm   |
| CPG             | External creepage <sup>(1)</sup>            | Shortest pin to pin distance across the package surface | >2.2              | >4                | mm   |
| CTI             | Comparative tracking index                  | IEC 60112; UL 746A                                      | >400              | >400              | V    |
|                 | Material Group                              | According to IEC 60664-1                                | II                | II                |      |
| C <sub>IO</sub> | Capacitance, input to output <sup>(2)</sup> | V <sub>IO</sub> = 0.4 × sin (2 πft), f = 1 MHz          | ≅0.5              | ≅0.5              | pF   |
| R <sub>IO</sub> | Resistance, input to output <sup>(2)</sup>  | T <sub>A</sub> = 25°C                                   | >10 <sup>12</sup> | >10 <sup>12</sup> | Ω    |

Creepage and clearance requirements must be applied according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to verify that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

All pins on each side of the barrier tied together creating a two-pin device.



# 5.6 Electrical Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                   | MIN                    | TYP MAX                               | UNIT  |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------|------------------------|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4 mA; See Figure 6-1                                           | V <sub>CCO</sub> - 0.4 |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; See Figure 6-1                                            |                        | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                   |                        | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                   | 0.3 x V <sub>CCI</sub> |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                   | 0.1 x V <sub>CCI</sub> |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                          |                        | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                      | -10                    |                                       | μA    |
| СМТІ                 | Common mode transient immunity     | $V_I = V_{CC}$ or 0 V, $V_{CM} = 700V$ ;<br>See Figure 6-3                        | 100                    | 150                                   | kV/µs |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 5 \text{ V}$ |                        | 2.8                                   | pF    |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

# 5.7 Supply Current Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                                                                                                                                           | TEST CONDITION                                                                        | TEST CONDITIONS                                                              |                                     | MIN                                                                                | TYP | MAX      | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|-----|----------|------|
| ISO6520                                                                                                                                             |                                                                                       |                                                                              |                                     | -                                                                                  |     | <u> </u> |      |
| Supply current - DC<br>signal <sup>(2)</sup>                                                                                                        | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6520), V <sub>I</sub> = 0 V (ISO | $V_I = V_{CCI}$ (1) (ISO6520), $V_I = 0$ V (ISO6520 with F                   |                                     |                                                                                    | 1.1 | 1.7      |      |
| Supply current - DC signal (2)  Supply current - AC signal (3)  Supply current - DC signal (2)  Supply current - DC signal (2)  Supply current - AC | suffix)                                                                               |                                                                              | I <sub>CC2</sub>                    |                                                                                    | 1.3 | 2.2      |      |
| signal <sup>(2)</sup>                                                                                                                               | V <sub>I</sub> = 0V (ISO6520), V <sub>I</sub> = V <sub>CC1</sub> (ISO65               | 520 with F suffix)                                                           | F                                   |                                                                                    |     |          |      |
|                                                                                                                                                     | V  = 0V (1300320), V  = V <sub>CC1</sub> (13003                                       | DZO WILITT SUIIIX)                                                           | I <sub>CC2</sub>                    | 1.1 1.7 1.3 2.2 3.2 4.6 1.4 2.3 2.1 3.1 1.5 2.4 2.2 3.2 2.7 3.6 2.5 3.6 7.9 9.5 mA |     |          |      |
|                                                                                                                                                     | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF           | 1 Mbps                                                                       | I <sub>CC1</sub>                    |                                                                                    | 2.1 | 3.1      | mΛ   |
|                                                                                                                                                     |                                                                                       | 1 Mbps                                                                       | I <sub>CC2</sub>                    |                                                                                    | 1.5 | 2.4      |      |
| Supply current - AC                                                                                                                                 |                                                                                       | 10 Mbps 50 Mbps                                                              | I <sub>CC1</sub>                    |                                                                                    | 2.2 | 3.2      |      |
|                                                                                                                                                     |                                                                                       |                                                                              | I <sub>CC2</sub>                    |                                                                                    | 2.7 | 3.6      |      |
|                                                                                                                                                     |                                                                                       |                                                                              | I <sub>CC1</sub>                    |                                                                                    | 2.5 | 3.6      |      |
|                                                                                                                                                     |                                                                                       |                                                                              | I <sub>CC2</sub>                    |                                                                                    | 7.9 | 9.5      |      |
| ISO6521                                                                                                                                             | •                                                                                     |                                                                              |                                     |                                                                                    |     |          |      |
| Supply current - DC                                                                                                                                 | $V_I = V_{CCI}$ (1) (ISO6521); $V_I = 0$ V (ISO suffix)                               | $V_1 = V_{CC1}$ (1) (ISO6521); $V_1 = 0$ V (ISO6521 with F suffix)           |                                     |                                                                                    | 1.2 | 2.2      |      |
| signal (=)                                                                                                                                          | V <sub>I</sub> = 0 V (ISO6521); V <sub>I</sub> = V <sub>CCI</sub> (ISO6               | $V_I = 0 \text{ V (ISO6521)}; V_I = V_{CCI} (ISO6521 \text{ with F suffix)}$ |                                     |                                                                                    | 2.3 | 3.5      |      |
|                                                                                                                                                     |                                                                                       | 1 Mbps                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> |                                                                                    | 1.9 | 2.9      | mA   |
|                                                                                                                                                     | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$            | 10 Mbps                                                                      | I <sub>CC1</sub> , I <sub>CC2</sub> |                                                                                    | 2.5 | 3.6      |      |
| Supply current - AC signal (3)                                                                                                                      |                                                                                       | 50 Mbps                                                                      | I <sub>CC1,</sub> I <sub>CC2</sub>  |                                                                                    | 5.2 | 6.7      |      |

<sup>(2)</sup> Measured from input pin to same side ground.

 <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>
 (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V
 (3) Supply current valid for ENx = V<sub>CCx</sub>

# 5.8 Electrical Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ± 10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                     | MIN                    | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -2mA; See Figure 6-1                                              | V <sub>CCO</sub> - 0.2 |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2mA; See Figure 6-1                                               |                        |     | 0.2                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                     |                        | C   | ).7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                     | 0.3 x V <sub>CCI</sub> |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                     | 0.1 x V <sub>CCI</sub> |     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                            |                        |     | 10                                    | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                        | -10                    |     |                                       | μΑ    |
| СМТІ                 | Common mode transient immunity     | $V_1 = V_{CC}$ or 0 V, $V_{CM} = 700V$ ;<br>See Figure 6-3                          | 100                    | 150 |                                       | kV/μs |
| C <sub>i</sub>       | Input Capacitance <sup>(2)</sup>   | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 3.3 \text{ V}$ |                        | 2.8 |                                       | pF    |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ . Measured from input pin to same side ground.

# 5.9 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                                 | TEST CONDITION                                                                               | TEST CONDITIONS                                             |                                     |  | TYP | MAX | UNIT |
|-------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------|--|-----|-----|------|
| ISO6520                                   |                                                                                              |                                                             |                                     |  |     |     |      |
|                                           | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6520), V <sub>I</sub> = 0 V (ISO        | D6520 with F                                                | I <sub>CC1</sub>                    |  | 1.1 | 1.6 |      |
| Supply current - DC                       | suffix)                                                                                      |                                                             |                                     |  | 1.3 | 2.2 |      |
| signal (2)                                | V. = 0V (ISO6520) V. = V (ISO6                                                               | 520 with E cuffix)                                          | I <sub>CC1</sub>                    |  | 3.2 | 4.5 |      |
|                                           | V  = 0V (1300320), V  = V <sub>CC1</sub> (1300)                                              | $V(ISO6520), V_I = V_{CC1} (ISO6520 \text{ with F suffix})$ |                                     |  | 1.4 | 2.3 |      |
|                                           |                                                                                              | 1 Mbps                                                      | I <sub>CC1</sub>                    |  | 2.1 | 3.1 | mA   |
|                                           |                                                                                              |                                                             | I <sub>CC2</sub>                    |  | 1.4 | 2.3 | IIIA |
| Supply current - AC                       | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF                  | 10 Mbps                                                     | I <sub>CC1</sub>                    |  | 2.2 | 3.1 |      |
| signal <sup>(3)</sup>                     |                                                                                              | TO MIDPS                                                    | I <sub>CC2</sub>                    |  | 2.3 | 3.2 |      |
|                                           |                                                                                              | 50 Mbps                                                     | I <sub>CC1</sub>                    |  | 2.4 | 3.4 |      |
|                                           |                                                                                              |                                                             | I <sub>CC2</sub>                    |  | 6   | 7.3 |      |
| ISO6521                                   | ·                                                                                            |                                                             |                                     |  |     |     |      |
| Supply current - DC                       | $V_I = V_{CCI}$ (1) (ISO6521); $V_I = 0$ V (ISO suffix)                                      | O6521 with F                                                | I <sub>CC1,</sub> I <sub>CC2</sub>  |  | 1.2 | 2.2 |      |
| signal (2)                                | V <sub>I</sub> = 0 V (ISO6521);<br>V <sub>I</sub> = V <sub>CCI</sub> (ISO6521 with F suffix) |                                                             |                                     |  | 2.3 | 3.5 | mA   |
|                                           |                                                                                              | 1 Mbps                                                      | I <sub>CC1,</sub> I <sub>CC2</sub>  |  | 1.8 | 2.9 |      |
| Supply current - AC signal <sup>(3)</sup> | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$                   | 10 Mbps                                                     | I <sub>CC1,</sub> I <sub>CC2</sub>  |  | 2.3 | 3.4 |      |
| Signal V                                  | wave clock input, C <sub>L</sub> = 15 pr 50 Mbps                                             |                                                             | I <sub>CC1</sub> , I <sub>CC2</sub> |  | 4.2 | 5.5 |      |

 <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>
 (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V

<sup>(3)</sup> Supply current valid for ENx =  $V_{CCx}$ 



# 5.10 Electrical Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                     | MIN                    | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1mA ; See Figure 6-1                                             | V <sub>CCO</sub> - 0.1 |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1mA ; See Figure 6-1                                              |                        |     | 0.1                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                     |                        | (   | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                     | 0.3 x V <sub>CCI</sub> |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                     | 0.1 x V <sub>CCI</sub> |     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                            |                        |     | 10                                    | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                        | -10                    |     |                                       | μΑ    |
| СМТІ                 | Common mode transient immunity     | $V_I = V_{CC}$ or 0 V, $V_{CM} = 700V$ ;<br>See Figure 6-3                          | 100                    | 150 |                                       | kV/µs |
| C <sub>i</sub>       | Input Capacitance <sup>(2)</sup>   | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 2.5 \text{ V}$ |                        | 2.8 |                                       | pF    |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ . Measured from input pin to same side ground.

# 5.11 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                      | TEST CONDITION                                                                          | TEST CONDITIONS                                                    |                                     |  | TYP | MAX | UNIT |
|--------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------|--|-----|-----|------|
| ISO6520                        |                                                                                         |                                                                    |                                     |  |     | '   |      |
|                                | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6520), V <sub>I</sub> = 0 V (ISO   | D6520 with F                                                       | I <sub>CC1</sub>                    |  | 1.1 | 1.6 |      |
| Supply current - DC            | suffix)                                                                                 |                                                                    |                                     |  | 1.3 | 2.1 |      |
| signal <sup>(2)</sup>          | V = 0V (ISO6520) V = V (ISO6                                                            | 520 with E cuffix)                                                 | I <sub>CC1</sub>                    |  | 3.1 | 4.5 |      |
|                                | VI = 0V (1300320), VI = V <sub>CC1</sub> (13003                                         | (ISO6520), $V_I = V_{CC1}$ (ISO6520 with F suffix)                 |                                     |  | 1.4 | 2.3 |      |
|                                | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF  1 Mb  10 M | 1 Mhns                                                             | I <sub>CC1</sub>                    |  | 2.1 | 3.1 | mA   |
|                                |                                                                                         | i ivibps                                                           | I <sub>CC2</sub>                    |  | 1.4 | 2.3 | ША   |
| Supply current - AC            |                                                                                         | 10 Mbpo                                                            | I <sub>CC1</sub>                    |  | 2.1 | 3.1 |      |
| signal <sup>(3)</sup>          |                                                                                         | TO Mbps                                                            | I <sub>CC2</sub>                    |  | 2   | 2.9 |      |
|                                |                                                                                         | 50 Mbps                                                            | I <sub>CC1</sub>                    |  | 2.3 | 3.3 |      |
|                                |                                                                                         | 30 Mbps                                                            | I <sub>CC2</sub>                    |  | 4.8 | 6   |      |
| ISO6521                        |                                                                                         |                                                                    |                                     |  |     |     |      |
| Supply current - DC signal (2) | $V_{I} = V_{CCI}$ (1) (ISO6521); $V_{I} = 0$ V (ISO suffix)                             | $V_I = V_{CCI}$ (1) (ISO6521); $V_I = 0$ V (ISO6521 with F suffix) |                                     |  | 1.2 | 2.2 |      |
| Signal (=)                     | V <sub>I</sub> = 0 V (ISO6521); V <sub>I</sub> = V <sub>CCI</sub> (ISO6                 | 521 with F suffix)                                                 | I <sub>CC1</sub> , I <sub>CC2</sub> |  | 2.3 | 3.5 |      |
|                                |                                                                                         | 1 Mbps                                                             | I <sub>CC1,</sub> I <sub>CC2</sub>  |  | 1.8 | 2.9 | mA   |
| Supply current - AC signal (3) | All channels switching with square wave clock input; $C_L = 15 \text{ pF}$              | 10 Mbps                                                            | I <sub>CC1,</sub> I <sub>CC2</sub>  |  | 2.1 | 3.2 |      |
| Jaighai V                      |                                                                                         | 50 Mbps                                                            | I <sub>CC1</sub> , I <sub>CC2</sub> |  | 3.6 | 4.9 |      |

 $V_{CCI}$  = Input-side  $V_{CC}$ (1)

Supply current valid for ENx =  $V_{CCx}$  and ENx = 0V

<sup>(3)</sup> Supply current valid for ENx = V<sub>CCx</sub>

# 5.12 Electrical Characteristics—1.8-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 1.8 V ± 5% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                     | MIN                                   | TYP MAX | UNIT  |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------|---------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1mA; See Figure 6-1                                              | V <sub>CCO</sub> - 0.1                |         | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1mA; See Figure 6-1                                               |                                       | 0.1     | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                     | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> |         | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                     | 0.3 x V <sub>CCI</sub>                |         | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                     | 0.1 x V <sub>CCI</sub>                |         | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                            |                                       | 10      | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                        | -10                                   |         | μA    |
| СМТІ                 | Common mode transient immunity     | $V_I = V_{CC}$ or 0 V, $V_{CM} = 700V$ ;<br>See Figure 6-3                          | 100                                   | 150     | kV/µs |
| Ci                   | Input Capacitance <sup>(2)</sup>   | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 1.8 \text{ V}$ |                                       | 2.8     | pF    |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

# 5.13 Supply Current Characteristics—1.8-V Supply

 $V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 5\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                      | TEST CONDITION                                                                        | s                                                                                        | SUPPLY<br>CURRENT                   | MIN | TYP | MAX | UNIT |
|--------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| ISO6520                        |                                                                                       |                                                                                          |                                     |     |     |     |      |
|                                | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6520), V <sub>I</sub> = 0 V (ISO | D6520 with F                                                                             | I <sub>CC1</sub>                    |     | 0.8 | 1.5 |      |
| Supply current - DC            | suffix)                                                                               | suffix)                                                                                  |                                     |     | 1.2 | 2.1 |      |
| signal (2)                     | V. = 0V (ISO6520) V. = V (ISO65                                                       | V <sub>I</sub> = 0V (ISO6520), V <sub>I</sub> = V <sub>CC1</sub> (ISO6520 with F suffix) |                                     |     | 2.8 | 4.3 |      |
|                                | V  - 0V (1300320), V  - V <sub>CC1</sub> (13000                                       |                                                                                          |                                     |     | 1.3 | 2.3 |      |
|                                | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF           | 1 Mbps                                                                                   | I <sub>CC1</sub>                    |     | 1.8 | 2.9 | mA   |
|                                |                                                                                       |                                                                                          | I <sub>CC2</sub>                    |     | 1.3 | 2.3 | ma   |
| Supply current - AC            |                                                                                       | 10 Mbps 50 Mbps                                                                          | I <sub>CC1</sub>                    |     | 1.8 | 2.9 |      |
| signal (3)                     |                                                                                       |                                                                                          | I <sub>CC2</sub>                    |     | 1.8 | 2.7 |      |
|                                |                                                                                       |                                                                                          | I <sub>CC1</sub>                    |     | 2   | 3.1 |      |
|                                |                                                                                       |                                                                                          | I <sub>CC2</sub>                    |     | 3.8 | 4.9 |      |
| ISO6521                        |                                                                                       |                                                                                          |                                     |     |     |     |      |
| Supply current - DC signal (2) | $V_I = V_{CCI}$ (1) (ISO6521); $V_I = 0$ V (ISO suffix)                               | D6521 with F                                                                             | I <sub>CC1,</sub> I <sub>CC2</sub>  |     | 1.1 | 2.1 |      |
| signal (=)                     | V <sub>I</sub> = 0 V (ISO6521); V <sub>I</sub> = V <sub>CCI</sub> (ISO6               | 521 with F suffix)                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 2.1 | 3.4 |      |
|                                |                                                                                       | 1 Mbps                                                                                   | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 1.6 | 2.7 | mA   |
| Supply current - AC signal (3) | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$            | 10 Mbps                                                                                  | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 1.9 | 3   |      |
| 2.9                            | wave clock input; C <sub>L</sub> = 15 pr 50 Mbps                                      |                                                                                          | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3   | 4.2 |      |

Measured from input pin to same side ground.

 <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>
 (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V
 (3) Supply current valid for ENx = V<sub>CCx</sub>

### 5.14 Switching Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ± 10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                           |                                                                            | TEST CONDITIONS                                                        | MIN | TYP | MAX | UNIT  |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 6-1                                                         |     | 11  | 18  | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                                                    |                                                                        |     | 8   |     | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                                                        | See Figure 6-1                                                         | 20  |     |     | ns    |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 6-1                                                         |     | 0.2 | 7   | ns    |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                    | Same direction channels                                                |     |     | 6   | ns    |
| t <sub>sk(p-p)</sub>                | Part-to-part skew time (3)                                                 |                                                                        |     |     | 6   | ns    |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 6-1                                                         |     | 2.6 | 4.5 | ns    |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 0-1                                                       |     | 2.6 | 4.5 | ns    |
| t <sub>PU</sub>                     | Time from UVLO to valid output data                                        |                                                                        |     |     | 300 | μs    |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time V <sub>CC</sub> goes below 1.2V. See Figure 6-2 |     | 0.1 | 0.3 | μs    |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                               |     | 1   |     | ns    |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

# 5.15 Switching Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                           |                                                                            | TEST CONDITIONS                                                        | MIN | TYP | MAX | UNIT  |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 6-1                                                         |     | 11  | 18  | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                                                    |                                                                        |     | 9.2 |     | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                                                        | See Figure 6-1                                                         | 20  |     |     | ns    |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 6-1                                                         |     | 0.5 | 7   | ns    |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                    | Same direction channels                                                |     |     | 6   | ns    |
| t <sub>sk(p-p)</sub>                | Part-to-part skew time (3)                                                 |                                                                        |     | ,   | 6   | ns    |
| t <sub>r</sub>                      | Output signal rise time                                                    | San Figure 6.1                                                         |     | 1.6 | 3.2 | ns    |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 6-1                                                       |     | 1.6 | 3.2 | ns    |
| t <sub>PU</sub>                     | Time from UVLO to valid output data                                        |                                                                        |     |     | 300 | μs    |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time V <sub>CC</sub> goes below 1.2V. See Figure 6-2 |     | 0.1 | 0.3 | μs    |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                               |     | 1   |     | ns    |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

# 5.16 Switching Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                           |                                                                            | TEST CONDITIONS                                                        | MIN | TYP  | MAX  | UNIT  |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|------|------|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 6-1                                                         |     | 12   | 20.5 | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                                                    |                                                                        |     | 14.3 |      | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                                                        | See Figure 6-1                                                         | 20  |      |      | ns    |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 6-1                                                         |     | 0.6  | 7.1  | ns    |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same direction channels                                                |     |      | 6    | ns    |
| t <sub>sk(p-p)</sub>                | Part-to-part skew time <sup>(3)</sup>                                      |                                                                        |     |      | 6.1  | ns    |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 6-1                                                         |     | 2    | 4    | ns    |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 6-1                                                         |     | 2    | 4    | ns    |
| t <sub>PU</sub>                     | Time from UVLO to valid output data                                        |                                                                        |     |      | 300  | μs    |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time V <sub>CC</sub> goes below 1.2V. See Figure 6-2 |     | 0.1  | 0.3  | μs    |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                               |     | 1    |      | ns    |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

# 5.17 Switching Characteristics—1.8-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 1.8 V ± 5% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                        | MIN | TYP  | MAX  | UNIT  |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|------|------|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 7-1                                                         |     | 15   | 25.1 | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                                                    |                                                                        |     | 15.2 |      | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                                                        | See Figure 7-1                                                         | 20  |      |      | ns    |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 7-1                                                         |     | 0.7  | 8.2  | ns    |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same direction channels                                                |     |      | 6    | ns    |
| t <sub>sk(p-p)</sub>                | Part-to-part skew time <sup>(3)</sup>                                      |                                                                        |     |      | 8.8  | ns    |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 7-1                                                         |     | 2.7  | 5.3  | ns    |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 7-1                                                       |     | 2.7  | 5.3  | ns    |
| t <sub>PU</sub>                     | Time from UVLO to valid output data                                        |                                                                        |     |      | 300  | μs    |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time V <sub>CC</sub> goes below 1.2V. See Figure 6-2 |     | 0.1  | 0.3  | μs    |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                               |     | 1    |      | ns    |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



### 5.18 Typical Characteristics



### www.ti.com





# **6 Parameter Measurement Information**



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O = 50 \Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. The 50  $\Omega$  resistor is not needed in the actual application.
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 6-1. Switching Characteristics Test Circuit and Voltage Waveforms



- A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .
- B. Power Supply Ramp Rate = 10 mV/ns

Figure 6-2. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 6-3. Common-Mode Transient Immunity Test Circuit

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# 7 Detailed Description

### 7.1 Overview

The ISO652x family of devices has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. These devices also incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 7-1, shows a functional block diagram of a typical channel.

### 7.2 Functional Block Diagram



Figure 7-1. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 7-2 shows a conceptual detail of how the OOK scheme works.



Figure 7-2. On-Off Keying (OOK) Based Modulation Scheme



# 7.3 Feature Description

family of devices is available in two channel configurations and default output state options to enable a variety of application uses. lists the device features of the devices.

Table 7-1. Device Features

| PART NUMBER | MAXIMUM DATA RATE | CHANNEL DIRECTION    | DEFAULT OUTPUT STATE | PACKAGE |
|-------------|-------------------|----------------------|----------------------|---------|
| ISO6520     | 50 Mbps           | 2 Forward, 0 Reverse | High                 | REU-8   |
| ISO6520F    | 50 Mbps           | 2 Forward, 0 Reverse | Low                  | REU-8   |
| ISO6521     | 50 Mbps           | 1 Forward, 1 Reverse | High                 | REU-8   |
| ISO6521F    | 50 Mbps           | 1 Forward, 1 Reverse | Low                  | REU-8   |

### 7.4 Device Functional Modes

Table 7-2 lists the functional modes for the devices.

**Table 7-2. Function Table** 

| V <sub>CCI</sub> <sup>(1)</sup> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|------------------|-------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 | Н Н              |                               | Н                | Normal Operation: A channel output assumes the logic state of the input.                                                                                                                                                                                                                                                                                                                                                       |
| PU                              | PU               | L                             | L                | Normal Operation. A channel output assumes the logic state of the input.                                                                                                                                                                                                                                                                                                                                                       |
|                                 |                  | Open                          | Default          | Default mode: When INx is open, the corresponding channel output goes to the default logic state. The default is <i>High</i> for and <i>Low</i> for with F suffix.                                                                                                                                                                                                                                                             |
| PD                              | PU               | X                             | Default          | Default mode: When $V_{CCl}$ is unpowered, a channel output assumes the logic state based on the selected default option. The default is $\textit{High}$ for and $\textit{Low}$ for with F suffix. When $V_{CCl}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{CCl}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |
| Х                               | PD               | Х                             | Undetermined     | When $V_{\text{CCO}}$ is unpowered, a channel output is undetermined <sup>(3)</sup> . When $V_{\text{CCO}}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input                                                                                                                                                                                                                    |

<sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub>; PU = Powered up (V<sub>CC</sub> ≥ 1.71V); PD = Powered down (V<sub>CC</sub> ≤ 1.05 V); X = Irrelevant; H = High level; L = Low level

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> A strongly driven input signal can weakly power the floating V<sub>CC</sub> via an internal protection diode and cause undetermined output.

<sup>(3)</sup> The outputs are in undetermined state when 1.89 V <  $V_{CCI}$ ,  $V_{CCO}$  < 2.25 V and 1.05 V <  $V_{CCI}$ ,  $V_{CCO}$  < 1.71 V

# 7.4.1 Device I/O Schematics



Figure 7-3. Device I/O Schematics

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant the accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The ISO652x devices are high-performance, dual-channel digital isolators. The devices use single-ended CMOS-logic switching technology. The supply voltage range is from 1.71 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within the recommended operating conditions. As an example, supplying  $V_{CC1}$  with 3.3 V (which is within 1.71 V to 1.89 V and 2.25 V to 5 V) and  $V_{CC2}$  with 5 V (which is also within 1.71 V to 1.89 V and 2.25 V to 5 V) is possible. The digital isolator can be used as a logic-level translator in addition to providing isolation. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard.

#### Note

ISO652x is a functional isolator, and is not certified for isolation by standard bodies. For applications that require certified isolation by standard bodies, customers must choose ISO672x, ISO772x or ISO782x families of digital isolators.

### 8.2 Typical Application

ISO652x can be used with Texas Instruments' mixed signal microcontroller, voltage regulator and GaN with integrated drivers in several power supply designs. ISO652x helps isolate high voltage power MOSFETs from sensitive logic control circuitry.



Figure 8-1. ISO6520 for Level shifting PWM signals from controller referenced to Ground to the FET driver in an Inverted Buck Boost Topology

Submit Document Feedback



### 8.2.1 Design Requirements

To design with these devices, use the parameters listed in Table 8-1.

**Table 8-1. Design Parameters** 

| PARAMETER                                              | VALUE                                |
|--------------------------------------------------------|--------------------------------------|
| Supply voltage, $V_{CC1}$ and $V_{CC2}$                | 1.71 V to 1.89 V and 2.25 V to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF                               |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF                               |

#### 8.3 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 8-2 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature.

Figure 8-3 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over the lifetime of the barrier. Based on the TDDB data, the intrinsic capability of the insulation is 450 V<sub>RMS</sub> with a lifetime of >100 years for ISO652x including both REU-8 and 8-D package. Other factors, such as package size, pollution degree, material group, and more can further limit the working voltage of the component. At the lower working voltages, the corresponding insulation lifetime is much longer than 100 years.



Figure 8-2. Test Setup for Insulation Lifetime Measurement





Figure 8-3. Insulation Lifetime Projection Data

### 8.4 Power Supply Recommendations

To provide reliable operation at data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver. For industrial applications, please use Texas Instruments' SN6501 or SN6505B. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Drivers for Isolated Power Supplies or SN6505B-Q1 Low-noise, 1-A Transformer Drivers for Isolated Power Supplies .

### 8.5 Layout

### 8.5.1 Layout Guidelines

A minimum of two layers is required to accomplish a cost optimized and low EMI PCB design. To further improve EMI, a four layer board can be used. Layer stacking for a four layer board must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the
  inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits
  of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>.

www.ti.com

- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias.
- Bypass the VCC pin to ground with a low-ESR ceramic bypass capacitor. The typical recommended bypass capacitance is 0.1µF when using a ceramic capacitor with an X5R- or X7R-rated dielectric. The capacitor must be placed as close to the VCC pin as possible in the PCB layout and on the same layer. The capacitor must have a voltage rating greater than the VCC voltage level.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the planes symmetrical. This design makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 8.5.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

### 8.5.2 Layout Example



Figure 8-4. Layout Example



# 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Isolation Glossary, application note
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies, data sheet
- Texas Instruments, SN6505x Low-Noise 1-A Transformer Drivers for Isolated Power Supplies, data sheet
- Texas Instruments, SN6507 Low-Emissions, 36-V Push-Pull Transformer Driver with Duty Cyle Control for Isolated Power Supplies, data sheet
- Texas Instruments, LMG341xR070 600-V 70-mΩ GaN with Integrated Driver and Protection, data sheet

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (April 2024) to Revision C (August 2025)                                 | Page           |
|---|-------------------------------------------------------------------------------------------------|----------------|
| • | Updated the number formatting for tables, figures, and cross-references throughout the document | 1              |
| • | Updated Transient Isolation Voltage for REU-8 package to 2000Vrms(AC) and 2828V(DC)             | 4              |
| • | Updated Transient Isolation Voltage for 8D package to 2000Vrms(AC) and 2828V(DC                 | 4              |
| • | VIOWM AC Voltage updated for REU-8 package variant                                              | <mark>4</mark> |
|   | VIOWM DC Voltage updated for REU-8 package variant                                              |                |
| • | Updated Insulation Lifetime Projection Data image                                               | 19             |
| • | Updated Power Supply Recommendations document references                                        | 20             |

Product Folder Links: ISO6520 ISO6521



| Changes from Revision A (December 2023) to Revision B (April 2024)                                | Page  |
|---------------------------------------------------------------------------------------------------|-------|
| • Updated the number formatting for tables, figures, and cross-references throughout the document | ent 1 |
| Added information about the ISO6521F variant throughout the document                              | 1     |
| Changes from Revision * (August 2023) to Revision A (December 2023)                               | Page  |
| Updated device status to Production Data                                                          | 1     |
| Updated Typical Application Diagram                                                               | 18    |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

6-Nov-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
| ISO6520DR             | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | (4)<br>NIPDAU                 | (5)<br>Level-2-260C-1 YEAR | -40 to 125   | 6520             |
| ISO6520DR.A           | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520             |
| ISO6520DR.B           | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6520FDR            | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520F            |
| ISO6520FDR.A          | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520F            |
| ISO6520FDR.B          | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6520FREUR          | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520F            |
| ISO6520FREUR.A        | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520F            |
| ISO6520FREUR.B        | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6520REUR           | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520             |
| ISO6520REUR.A         | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6520             |
| ISO6520REUR.B         | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6521DR             | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521             |
| ISO6521DR.A           | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521             |
| ISO6521DR.B           | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6521FDR            | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521F            |
| ISO6521FDR.A          | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521F            |
| ISO6521FDR.B          | Active | Production    | SOIC (D)   8   | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6521FREUR          | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521F            |
| ISO6521FREUR.A        | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521F            |
| ISO6521FREUR.B        | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |
| ISO6521REUR           | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521             |
| ISO6521REUR.A         | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 6521             |
| ISO6521REUR.B         | Active | Production    | VSON (REU)   8 | 3000   LARGE T&R      | -        | Call TI                       | Call TI                    | -40 to 125   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

# PACKAGE OPTION ADDENDUM

www.ti.com 6-Nov-2025

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO6520, ISO6521:

Automotive: ISO6520-Q1, ISO6521-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 7-Jan-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO6520DR    | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO6520FDR   | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO6520FREUR | VSON            | REU                | 8 | 3000 | 180.0                    | 12.4                     | 2.3        | 3.3        | 1.2        | 4.0        | 12.0      | Q2               |
| ISO6520REUR  | VSON            | REU                | 8 | 3000 | 180.0                    | 12.4                     | 2.3        | 3.3        | 1.2        | 4.0        | 12.0      | Q2               |
| ISO6521DR    | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO6521FDR   | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO6521FREUR | VSON            | REU                | 8 | 3000 | 180.0                    | 12.4                     | 2.3        | 3.3        | 1.2        | 4.0        | 12.0      | Q2               |
| ISO6521REUR  | VSON            | REU                | 8 | 3000 | 180.0                    | 12.4                     | 2.3        | 3.3        | 1.2        | 4.0        | 12.0      | Q2               |



www.ti.com 7-Jan-2025



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO6520DR    | SOIC         | D               | 8    | 3000 | 353.0       | 353.0      | 32.0        |
| ISO6520FDR   | SOIC         | D               | 8    | 3000 | 353.0       | 353.0      | 32.0        |
| ISO6520FREUR | VSON         | REU             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| ISO6520REUR  | VSON         | REU             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| ISO6521DR    | SOIC         | D               | 8    | 3000 | 353.0       | 353.0      | 32.0        |
| ISO6521FDR   | SOIC         | D               | 8    | 3000 | 353.0       | 353.0      | 32.0        |
| ISO6521FREUR | VSON         | REU             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| ISO6521REUR  | VSON         | REU             | 8    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025