

## HD3SS3415 4-Channel High-Performance Differential Switch

### 1 Features

- Compatible with Multiple Interface Standards  
Operating up to 12 Gbps Including PCI Express Gen III and USB 3.0
- Wide –3-dB Differential BW of over 8 GHz
- Excellent Dynamic Characteristics (at 4 GHz)
  - Crosstalk = –35 dB
  - Off Isolation = –19 dB
  - Insertion Loss = –1.5 dB
  - Return Loss = –11 dB
- VDD Operating Range 3.3 V ±10%
- Small 3.5 mm × 9 mm, 42-Pin WQFN Package
- Common Industry Standard Pinout

### 2 Applications

- Desktop and Notebook PCs
- Server/Storage Area Networks
- PCI Express Backplanes
- Shared I/O Ports

### 3 Description

The HD3SS3415 is a high-speed passive switch capable of switching four differential channels, including applications such as two full PCI Express x1 lanes from one source to one of two target locations in a PC/server application. With its bidirectional capability the HD3SS3415 will also support applications that allow connections between one target and two source devices, such as a shared peripheral between two platforms. The HD3SS3415 has a single control line (SEL Pin) which can be used to control the signal path between Port A and either Port B or Port C.

The HD3SS3415 is offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the full temperature range of 0°C to 70°C

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| HD3SS3415   | WQFN (42) | 9.00 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### HD3SS3415 Switch Flow Through Routing



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. **PRODUCTION DATA**.

## Table of Contents

|          |                                                |           |           |                                                                         |           |
|----------|------------------------------------------------|-----------|-----------|-------------------------------------------------------------------------|-----------|
| <b>1</b> | <b>Features</b> .....                          | <b>1</b>  | 9.2       | Functional Block Diagram .....                                          | <b>12</b> |
| <b>2</b> | <b>Applications</b> .....                      | <b>1</b>  | 9.3       | Feature Description .....                                               | <b>13</b> |
| <b>3</b> | <b>Description</b> .....                       | <b>1</b>  | 9.4       | Device Functional Modes .....                                           | <b>13</b> |
| <b>4</b> | <b>Revision History</b> .....                  | <b>2</b>  | <b>10</b> | <b>Application and Implementation</b> .....                             | <b>14</b> |
| <b>5</b> | <b>Description continued</b> .....             | <b>3</b>  | 10.1      | Application Information .....                                           | <b>14</b> |
| <b>6</b> | <b>Pin Configuration and Functions</b> .....   | <b>4</b>  | 10.2      | Typical Application .....                                               | <b>15</b> |
| <b>7</b> | <b>Specifications</b> .....                    | <b>6</b>  | <b>11</b> | <b>Power Supply Recommendations</b> .....                               | <b>17</b> |
| 7.1      | Absolute Maximum Ratings .....                 | 6         | <b>12</b> | <b>Layout</b> .....                                                     | <b>17</b> |
| 7.2      | ESD Ratings .....                              | 6         | 12.1      | Layout Guidelines .....                                                 | <b>17</b> |
| 7.3      | Recommended Operating Conditions .....         | 6         | 12.2      | Layout Example .....                                                    | <b>17</b> |
| 7.4      | Thermal Information .....                      | 6         | <b>13</b> | <b>Device and Documentation Support</b> .....                           | <b>18</b> |
| 7.5      | Electrical Characteristics .....               | 7         | 13.1      | Community Resources .....                                               | <b>18</b> |
| 7.6      | Dissipation Ratings .....                      | 7         | 13.2      | Trademarks .....                                                        | <b>18</b> |
| 7.7      | Typical Characteristics .....                  | 9         | 13.3      | Electrostatic Discharge Caution .....                                   | <b>18</b> |
| <b>8</b> | <b>Parameter Measurement Information</b> ..... | <b>10</b> | 13.4      | Glossary .....                                                          | <b>18</b> |
| <b>9</b> | <b>Detailed Description</b> .....              | <b>12</b> | <b>14</b> | <b>Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>18</b> |
| 9.1      | Overview .....                                 | 12        |           |                                                                         |           |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (August 2015) to Revision C                                                                                                                                                                            | Page |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Changed the <i>HD3SS3415 Pinout</i> and <i>HD3SS3415 Switch Flow Through Routing</i> images .....                                                                                                                            | 1    |
| • Changed temperature From: industrial temperature range of $-40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ To: industrial temperature range of $0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ in the <i>Overview</i> section ..... | 12   |

| Changes from Revision A (July 2015) to Revision B                                                                                  | Page |
|------------------------------------------------------------------------------------------------------------------------------------|------|
| • Changed the Storage temperature MIN value From: 65 To: $-65$ in the <i>Absolute Maximum Ratings<sup>(1)(2)</sup></i> table ..... | 6    |

| Changes from Original (February 2012 ) to Revision A                                                                                                                                                                                                                                                                                                                                                 | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Added <i>Pin Configuration and Functions</i> section, <i>ESD Ratings</i> table, <i>Feature Description</i> section, <i>Device Functional Modes</i> , <i>Application and Implementation</i> section, <i>Power Supply Recommendations</i> section, <i>Layout</i> section, <i>Device and Documentation Support</i> section, and <i>Mechanical, Packaging, and Orderable Information</i> section ..... | 1    |
| • Deleted the word "industrial" from <i>Description</i> section .....                                                                                                                                                                                                                                                                                                                                | 1    |
| • Changed the second paragraph of the <i>Description</i> -40 to 0 and 85 to $70^{\circ}\text{C}$ .....                                                                                                                                                                                                                                                                                               | 1    |
| • Changed $T_A$ spec values from $-40^{\circ}\text{C}$ MIN and $85^{\circ}\text{C}$ MAX to $0^{\circ}\text{C}$ MIN and $70^{\circ}\text{C}$ MAX in the <i>Recommended Operating Conditions</i> table .....                                                                                                                                                                                           | 6    |

## 5 Description continued

The HD3SS3415 is a generic 4-CH high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3415 will also support several other high-speed data protocols with a differential amplitude of < 1800 mVpp and a common mode voltage of < 2 V, as with USB 3.0 and DisplayPort 1.2. The one select input (SEL) pin of the device can easily be controlled by an available GPIO pin within a system or from a microcontroller.

## 6 Pin Configuration and Functions



### Pin Functions

| PIN                  |     | I/O | DESCRIPTION                                   |
|----------------------|-----|-----|-----------------------------------------------|
| NAME                 | NO. |     |                                               |
| <b>SWITCH PORT A</b> |     |     |                                               |
| A0+                  | 1   | I/O | Port A, Channel 0, High Speed Positive Signal |
| A0-                  | 2   |     | Port A, Channel 0, High Speed Negative Signal |
| A1+                  | 5   |     | Port A, Channel 1, High Speed Positive Signal |
| A1-                  | 6   |     | Port A, Channel 1, High Speed Negative Signal |
| A2+                  | 10  |     | Port A, Channel 2, High Speed Positive Signal |
| A2-                  | 11  |     | Port A, Channel 2, High Speed Negative Signal |
| A3+                  | 14  |     | Port A, Channel 3, High Speed Positive Signal |
| A3-                  | 15  |     | Port A, Channel 3, High Speed Negative Signal |
| <b>SWITCH PORT B</b> |     |     |                                               |
| B0+                  | 37  | I/O | Port B, Channel 0, High Speed Positive Signal |
| B0-                  | 36  |     | Port B, Channel 0, High Speed Negative Signal |
| B1+                  | 33  |     | Port B, Channel 1, High Speed Positive Signal |
| B1-                  | 32  |     | Port B, Channel 1, High Speed Negative Signal |
| B2+                  | 28  |     | Port B, Channel 2, High Speed Positive Signal |
| B2-                  | 27  |     | Port B, Channel 2, High Speed Negative Signal |
| B3+                  | 24  |     | Port B, Channel 3, High Speed Positive Signal |
| B3-                  | 23  |     | Port B, Channel 3, High Speed Negative Signal |

**Pin Functions (continued)**

| PIN                                    |                                              | I/O    | DESCRIPTION                                                                |
|----------------------------------------|----------------------------------------------|--------|----------------------------------------------------------------------------|
| NAME                                   | NO.                                          |        |                                                                            |
| <b>SWITCH PORT C</b>                   |                                              |        |                                                                            |
| C0+                                    | 3                                            | I/O    | Port C, Channel 0, High Speed Positive Signal                              |
| C0-                                    | 4                                            |        | Port C, Channel 0, High Speed Negative Signal                              |
| C1+                                    | 7                                            |        | Port C, Channel 1, High Speed Positive Signal                              |
| C1-                                    | 8                                            |        | Port C, Channel 1, High Speed Negative Signal                              |
| C2+                                    | 12                                           |        | Port C, Channel 2, High Speed Positive Signal                              |
| C2-                                    | 13                                           |        | Port C, Channel 2, High Speed Negative Signal                              |
| C3+                                    | 16                                           |        | Port C, Channel 3, High Speed Positive Signal                              |
| C3-                                    | 17                                           |        | Port C, Channel 3, High Speed Negative Signal                              |
| <b>CONTROL, SUPPLY, AND NO CONNECT</b> |                                              |        |                                                                            |
| GND                                    | 18, 20, 22, 29,<br>38, 40, 42,<br>Center Pad | Supply | Negative power supply voltage                                              |
| NC                                     | 21, 25, 31, 35, 39                           | –      | Electrically not connected                                                 |
| SEL                                    | 30                                           | I      | Select between port B or port C. Internally tied to GND via 100kΩ resistor |
| VDD                                    | 9, 19, 26, 34, 41                            | Supply | Positive power supply voltage                                              |

## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                                   |                                               | MIN  | MAX          | UNIT |
|-----------------------------------|-----------------------------------------------|------|--------------|------|
| Supply voltage ( $V_{DD}$ )       | Absolute minimum/maximum supply voltage range | -0.5 | 4            | V    |
| Voltage                           | Differential I/O                              | -0.5 | 4            | V    |
|                                   | Control pin (SEL)                             | -0.5 | $V_{DD}+0.5$ |      |
| Storage temperature ( $T_{stg}$ ) |                                               | -65  | 150          | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to network ground terminal.

### 7.2 ESD Ratings

|             |                                                                                | VALUE      | UNIT |
|-------------|--------------------------------------------------------------------------------|------------|------|
| $V_{(ESD)}$ | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | $\pm 4000$ | V    |
|             | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | $\pm 1500$ |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Typical values for all parameters are at  $V_{DD} = 3.3V$  and  $T_A = 25^\circ C$ . (Temperature limits are specified by design)

|                 |                                          | MIN                            | TYP | MAX      | UNIT            |
|-----------------|------------------------------------------|--------------------------------|-----|----------|-----------------|
| $V_{DD}$        | Supply voltage                           | 3.0                            | 3.3 | 3.6      | V               |
| $V_{IH}$        | Input high voltage (SEL Pin)             | 2.0                            |     | $V_{DD}$ | V               |
| $V_{IL}$        | Input low voltage (SEL Pin)              | -0.1                           |     | 0.8      | V               |
| $V_{I/O\_Diff}$ | Differential voltage (differential pins) | Switch I/O diff voltage        | 0   | 1.8      | V <sub>PP</sub> |
| $V_{I/O\_CM}$   | Common voltage (differential pins)       | Switch I/O common mode voltage | 0   | 2.0      | V               |
| $T_A$           | Operating free-air temperature           | Ambient temperature            | 0   | 70       | °C              |

### 7.4 Thermal Information

|                             | THERMAL METRIC <sup>(1)</sup>                | HD3SS3415  | UNIT |
|-----------------------------|----------------------------------------------|------------|------|
|                             |                                              | TQFN (RUA) |      |
|                             |                                              | 42 PINS    |      |
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance       | 53.8       | °C/W |
| $R_{\theta JC(\text{top})}$ | Junction-to-case (top) thermal resistance    | 38.2       | °C/W |
| $R_{\theta JB}$             | Junction-to-board thermal resistance         | 21.9       | °C/W |
| $\Psi_{JT}$                 | Junction-to-top characterization parameter   | 27.4       | °C/W |
| $\Psi_{JB}$                 | Junction-to-board characterization parameter | 5.6        | °C/W |
| $R_{\theta JC(\text{bot})}$ | Junction-to-case (bottom) thermal resistance | 27.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.5 Electrical Characteristics

$R_{SC}$  and  $R_{LOAD} = 50 \Omega$  and  $C_L = 50 \text{ pF}$ , over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                           | TEST CONDITIONS                                                                                                      | MIN                                 | TYP | MAX  | UNIT          |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|------|---------------|
| <b>DEVICE PARAMETERS</b>                            |                                                                                                                      |                                     |     |      |               |
| $I_{IH}$                                            | $V_{DD} = 3.6 \text{ V}; V_{IN} = VDD$                                                                               |                                     |     | 95   | $\mu\text{A}$ |
| $I_{IL}$                                            | $V_{DD} = 3.6 \text{ V}; V_{IN} = GND$                                                                               |                                     |     | 1    | $\mu\text{A}$ |
| $I_{LK}$<br>Leakage Current (Differential I/O pins) | $V_{DD} = 3.6 \text{ V}; V_{IN} = 0 \text{ V}; V_{OUT} = 2 \text{ V}$<br>( $I_{LK}$ On OPEN outputs) [Ports B and C] |                                     |     | 130  | $\mu\text{A}$ |
|                                                     | $V_{DD} = 3.6 \text{ V}, V_{IN} = 2 \text{ V}; V_{OUT} = 0 \text{ V}$<br>( $I_{LK}$ On OPEN outputs) [Port A]        |                                     |     | 4    |               |
| $I_{DD}$                                            | $V_{DD} = 3.6 \text{ V}; SEL = V_{DD}/GND; Outputs Floating$                                                         |                                     | 4.7 | 6    | $\text{mA}$   |
| $C_{ON}$                                            | $V_{IN} = 0 \text{ V}; Outputs Open; Switch ON$                                                                      |                                     | 1.5 |      | $\text{pF}$   |
| $C_{OFF}$                                           | $V_{IN} = 0 \text{ V}; Outputs Open, Switch OFF$                                                                     |                                     | 1   |      | $\text{pF}$   |
| $R_{ON}$                                            | $V_{DD} = 3.3 \text{ V}; V_{CM} = 0.5 \text{ V to } 1.5 \text{ V}; I_O = -8 \text{ mA}$                              |                                     | 5   | 8    | $\Omega$      |
| $\Delta R_{ON}$                                     | On resistance match between channels                                                                                 |                                     |     | 2    | $\Omega$      |
|                                                     | On resistance match between pairs of the same channel                                                                |                                     |     | 0.7  | $\Omega$      |
| $R_{FLAT\_ON}$                                      | On resistance flatness<br>( $R_{ON(MAX)} - R_{ON(MAIN)}$ )                                                           |                                     |     | 1.15 | $\Omega$      |
| $t_{PD}$                                            | Switch propagation delay                                                                                             | $R_{SC}$ and $R_{LOAD} = 50 \Omega$ |     | 85   | $\text{ps}$   |
|                                                     | SEL-to-switch Ton                                                                                                    | $R_{SC}$ and $R_{LOAD} = 50 \Omega$ |     | 70   | 250           |
|                                                     | SEL-to-switch Toff                                                                                                   |                                     |     | 70   | 250           |
| $T_{SKEW\_Inter}$                                   | Inter-pair output skew (CH-CH)                                                                                       | $R_{SC}$ and $R_{LOAD} = 50 \Omega$ |     | 20   | $\text{ps}$   |
| $T_{SKEW\_Intra}$                                   | Intra-pair output skew (bit-bit)                                                                                     |                                     |     | 8    | $\text{ps}$   |
| $R_L$                                               | Differential return loss (VCM = 0 V)<br>See <a href="#">Typical Characteristics</a>                                  | $f = 0.3 \text{ MHz}$               |     | -28  | $\text{dB}$   |
|                                                     |                                                                                                                      | $f = 2500 \text{ MHz}$              |     | -12  |               |
|                                                     |                                                                                                                      | $f = 4000 \text{ MHz}$              |     | -11  |               |
| $X_{TALK}$                                          | Differential Crosstalk(VCM = 0 V)<br>See <a href="#">Typical Characteristics</a>                                     | $f = 0.3 \text{ MHz}$               |     | -90  | $\text{dB}$   |
|                                                     |                                                                                                                      | $f = 2500 \text{ MHz}$              |     | -39  |               |
|                                                     |                                                                                                                      | $f = 4000 \text{ MHz}$              |     | -35  |               |
| $O_{IRR}$                                           | Differential Off-Isolation(VCM = 0 V)<br>See <a href="#">Typical Characteristics</a>                                 | $f = 0.3 \text{ MHz}$               |     | -75  | $\text{dB}$   |
|                                                     |                                                                                                                      | $f = 2500 \text{ MHz}$              |     | -22  |               |
|                                                     |                                                                                                                      | $f = 4000 \text{ MHz}$              |     | -19  |               |
| $I_L$                                               | Differential Insertion Loss (VCM = 0 V)<br>See <a href="#">Typical Characteristics</a>                               | $f = 0.3 \text{ MHz}$               |     | -0.5 | $\text{dB}$   |
|                                                     |                                                                                                                      | $f = 2500 \text{ MHz}$              |     | -1.1 |               |
|                                                     |                                                                                                                      | $f = 4000 \text{ MHz}$              |     | -1.5 |               |
| $BW$                                                | Band Width                                                                                                           | At -3 dB                            |     | 8    | $\text{GHz}$  |

## 7.6 Dissipation Ratings

|       |                   | MIN  | MAX  | UNIT        |
|-------|-------------------|------|------|-------------|
| $P_D$ | Power Dissipation | 15.5 | 21.6 | $\text{mW}$ |



**Figure 1. Select to Switch Output On ( $T_{on}$ ) and Off ( $T_{off}$ ) Timing Diagram**



$T_{SKEW_{Inter}}$  = Difference between  $t_{PD}$  for any two pairs of outputs

$T_{SKEW_{Intra}}$  = Difference between  $t_{P1}$  and  $t_{P2}$  of same pair

**Figure 2. Propagation Delay Timing Diagram and Test Setup**

## 7.7 Typical Characteristics



**Figure 3. Differential Insertion Loss**



**Figure 4. Differential Return Loss**



**Figure 5. Differential Crosstalk**



**Figure 6. Differential Off Isolation**

## 8 Parameter Measurement Information



**Figure 7. Cross Talk Measurement Setup**



**Figure 8. Off Isolation Measurement Setup**

**Parameter Measurement Information (continued)**



**Figure 9. Source Eye Diagram Test Setup**



**Figure 10. Output Eye Diagram Test Setup**

## 9 Detailed Description

### 9.1 Overview

The HD3SS3415 is a high-speed passive switch offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the full industrial temperature range of 0°C to 70°C. The HD3SS3415 is a generic 4-CH high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3415 will also support several other high-speed data protocols with a differential amplitude of < 1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2.

### 9.2 Functional Block Diagram



### 9.3 Feature Description

The HD3SS3415 has a single control line (SEL Pin) which can be used to control the signal path between Port A and either Port B or Port C. The one select input (SEL) pin of the device can easily be controlled by an available GPIO pin within a system or from a microcontroller.

**Table 1. MUX Pin Connections<sup>(1)</sup>**

| PORT A CHANNEL | PORT B OR PORT C CHANNEL<br>CONNECTED TO PORT A CHANNEL |         |
|----------------|---------------------------------------------------------|---------|
|                | SEL = L                                                 | SEL = H |
| A0+            | B0+                                                     | C0+     |
| A0–            | B0–                                                     | C0–     |
| A1+            | B1+                                                     | C1+     |
| A1–            | B1–                                                     | C1–     |
| A2+            | B2+                                                     | C2+     |
| A2–            | B2–                                                     | C2–     |
| A3+            | B3+                                                     | C3+     |
| A3–            | B3–                                                     | C3–     |

(1) The HD3SS3415 can tolerate polarity inversions for all differential signals on Ports A, B and C. Care should be taken to ensure the same polarity is maintained on Port A vs. Port B/C.

### 9.4 Device Functional Modes

Table 2 lists the functional modes for the HD3SS3415.

**Table 2. HD3SS3415 Control Logic**

| CONTROL PIN (SEL) | PORt A TO PORT B CONNECTION STATUS | PORt A TO PORT C CONNECTION STATUS |
|-------------------|------------------------------------|------------------------------------|
| L (Default State) | Connected                          | Disconnected                       |
| H                 | Disconnected                       | Connected                          |

## 10 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

#### 10.1.1 AC Coupling Caps

Many interfaces require AC coupling between the transmitter and receiver. The 0402 capacitors are the preferred option to provide AC coupling, and the 0603 size capacitors also work. The 0805 size capacitors and C-packs should be avoided. When placing AC coupling capacitors symmetric placement is best. A capacitor value of 0.1  $\mu$ F is best and the value should be match for the  $\pm$  signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

There are several placement options for the AC coupling capacitors. Because the switch requires a bias voltage, the capacitors must only be placed on one side of the switch. If they are placed on both sides of the switch, a biasing voltage should be provided. A few placement options are shown below. In [Figure 11](#), the coupling capacitors are placed between the switch and endpoint. In this situation, the switch is biased by the system/host controller.



**Figure 11. AC Coupling Capacitors Between Switch Tx and Endpoint Tx**

In [Figure 12](#), the coupling capacitors are placed on the host transmit pair and endpoint transmit pair. In this situation, the switch on the top is biased by the endpoint and the lower switch is biased by the host controller.



**Figure 12. AC Coupling Capacitors on Host Tx and Endpoint Tx**

## Application Information (continued)

If the common-mode voltage in the system is higher than 2 V, the coupling capacitors are placed on both sides of the switch (shown in [Figure 13](#)). A biasing voltage of less than 2 V is required in this case.



**Figure 13. AC Coupling Capacitors on Both Sides of Switch**

## 10.2 Typical Application



**Figure 14. Typical Application Schematic**

## Typical Application (continued)

### 10.2.1 Design Requirements

Table 3 lists the design parameters of this example.

Table 3. Design Parameters

| DESIGN PARAMETER      | EXAMPLE VALUE                                                                                                                           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage range   | 3.3 V                                                                                                                                   |
| Decoupling capacitors | 0.1 $\mu$ F                                                                                                                             |
| AC Capacitors         | 75 nF - 200 nF (100 nF shown) USBSS TX p and n lines require AC capacitors. Alternate mode signals may or may not require AC capacitors |

### 10.2.2 Detailed Design Procedure

- Connect VDD and GND pins to the power and ground planes of the printed circuit board, with a 0.1- $\mu$ F bypass capacitor.
- Use +3.3-V TTL/CMOS logic level at SEL
- Use controlled-impedance transmission media for all the differential signals
- Ensure the received complimentary signals are with a differential amplitude of <1800 mVpp and a common-mode voltage of <2 V

### 10.2.3 Application Curves



## 11 Power Supply Recommendations

The HD3SS3415 requires +3.3-V digital power sources. VDD 3.3 supply must have 0.1- $\mu$ F bypass capacitors to VSS (ground) for proper operation. TI recommends one capacitor for each power terminal. Place the capacitor as close as possible to the terminal on the device and keep trace length to a minimum. Smaller value capacitors such as 0.01- $\mu$ F are also recommended on the digital supply terminals.

## 12 Layout

## 12.1 Layout Guidelines

- Decoupling caps should be placed next to each power terminal on the HD3SS3415. Take care to minimize the stub length of the trace connecting the capacitor to the power pin.
- Avoid sharing vias between multiple decoupling caps.
- Place vias as close as possible to the decoupling cap solder pad.
- Widen VDD/GND planes to reduce effect of static and dynamic IR drop.
- The VBUS traces/planes must be wide enough to carry maximum of 2 A current

## 12.2 Layout Example



**Figure 17. Layout Example**

## 13 Device and Documentation Support

### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At [e2e.ti.com](http://e2e.ti.com), you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 13.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution

 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

[SLYZ022](#) — *TI Glossary.*

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| HD3SS3415RUAR         | Active        | Production           | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | 0 to 70      | HD3SS3415           |
| HD3SS3415RUAR.B       | Active        | Production           | WQFN (RUA)   42 | 3000   LARGE T&R      | -           | Call TI                              | Call TI                           | 0 to 70      |                     |
| HD3SS3415RUAT         | Active        | Production           | WQFN (RUA)   42 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | 0 to 70      | HD3SS3415           |
| HD3SS3415RUAT.B       | Active        | Production           | WQFN (RUA)   42 | 250   SMALL T&R       | -           | Call TI                              | Call TI                           | 0 to 70      |                     |
| HD3SS3415RUATG4       | Active        | Production           | WQFN (RUA)   42 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | 0 to 70      | HD3SS3415           |
| HD3SS3415RUATG4.B     | Active        | Production           | WQFN (RUA)   42 | 250   SMALL T&R       | -           | Call TI                              | Call TI                           | 0 to 70      |                     |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| HD3SS3415RUAR   | WQFN         | RUA             | 42   | 3000 | 330.0              | 16.4               | 3.8     | 9.3     | 1.0     | 8.0     | 16.0   | Q1            |
| HD3SS3415RUAT   | WQFN         | RUA             | 42   | 250  | 180.0              | 16.4               | 3.8     | 9.3     | 1.0     | 8.0     | 16.0   | Q1            |
| HD3SS3415RUATG4 | WQFN         | RUA             | 42   | 250  | 180.0              | 16.4               | 3.8     | 9.3     | 1.0     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS3415RUAR   | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 38.0        |
| HD3SS3415RUAT   | WQFN         | RUA             | 42   | 250  | 210.0       | 185.0      | 35.0        |
| HD3SS3415RUATG4 | WQFN         | RUA             | 42   | 250  | 210.0       | 185.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RUA 42**

**WQFN - 0.8 mm max height**

**9 x 3.5, 0.5 mm pitch**

**PLASTIC QUAD FLATPACK - NO LEAD**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4226504/A

# PACKAGE OUTLINE

RUA0042A



WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

RUA0042A

## **WQFN - 0.8 mm max height**

#### PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4219139/A 03/2020

**NOTES: (continued)**

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RUA0042A

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 MM THICK STENCIL  
SCALE: 12X

EXPOSED PAD 43  
69% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE

4219139/A 03/2020

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025