



# QUAD, 16-BIT, RAIL-TO-RAIL VOLTAGE OUTPUT, PARALLEL INTERFACE, DIGITAL-TO-ANALOG CONVERTER

#### **FEATURES**

Single Supply: +2.7 V to +5.5 V

Micropower Operation: 950 μA @ 5 V

Rail-To-Rail Voltage Output
 Ultralow Crosstalk: –110 dB

• Settling Time: 10 µs To ±0.003% FSR

16-Bit Monotonic
Offset Error: ±0.3 mV
Gain Error: ±1 mV
Total Error: ±3 mV

Per-Channel V<sub>REF+</sub>, V<sub>REF-</sub>, V<sub>FB</sub> Pins
 Logic Compatible: +1.8 V to +5.5 V

Readback CapabilityDouble Buffered Inputs

Simultaneous or Sequential Update

Schmitt-Triggered Digital Inputs

Hardware Reset

• 48-Lead TQFP Package

#### **APPLICATIONS**

- Process Control
- Data Acquisition Systems
- Closed-Loop Servo Control
- PC Peripherals
- Optical Networking

#### DESCRIPTION

The DAC8544 is a low-power, quad-channel, 16-bit, voltage output DAC. Its on-chip precision output amplifier allows rail-to-rail voltage swing to be achieved at the output. The DAC8544 is 16-bit monotonic and offers exceptional absolute accuracy with ultralow crosstalk. The DAC8544 uses a 16-bit parallel interface and features additional power-down function pins as well as hardware-enabled, synchronous DAC updating and reset capability.

The DAC8544 requires an external reference voltage to set the output range of the DAC. The device incorporates a power-on-reset circuit that ensures that the DAC outputs power up at zero volt and remains there until a valid write takes place. In addition, the DAC8544 contains a power-down feature, accessed via  $\overline{PD}$  pin, that reduces the current consumption of the device to 400 nA at 5 V. The power consumption is typically under 5 mW at  $V_{DD} = 5$  V.

The DAC8544 is available in a 48-lead TQFP package with an operating temperature range of -40°C to +105°C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **AVAILABLE OPTIONS**

| PRODUCT | PACKAGE   | PACKAGE DRAWING<br>NUMBER | TA             | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA |
|---------|-----------|---------------------------|----------------|--------------------|--------------------|--------------------|
| DAC8544 | 48 - TQFP | PFB                       | -40°C to 105°C | DAC8544I           | DAC8544IPFB        | Tray               |
| DAC6544 | 40 - TQFF | FFD                       | -40 C to 105 C | DAC65441           | DAC8544IPFBR       | Tape and Reel      |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

| V <sub>DD</sub> to GND          | -0.3 V to 6 V                       |  |
|---------------------------------|-------------------------------------|--|
| IOV <sub>DD</sub> to IOGND      | -0.3 V to 6 V                       |  |
| Digital input voltage to IOGND  | -0.3 V to IOV <sub>DD</sub> + 0.3 V |  |
| V <sub>OUT</sub> to GND         | -0.3 V to V <sub>DD</sub> + 0.3 V   |  |
| Operating temperature range     | -40°C to 105°C                      |  |
| Storage temperature range, Tstg | -65°C to 150°C                      |  |
| Junction temperature, TJ max    | +150°C                              |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = + 2.7 V to + 5.5 V;  $R_L$  = 2 k $\Omega$  to GND;  $C_L$  = 200 pF to GND; all specifications –40°C to +105°C unless otherwise noted

|                                   |                                                 | DAC8544 |           |                  |  |
|-----------------------------------|-------------------------------------------------|---------|-----------|------------------|--|
| PARAMETER                         | CONDITIONS                                      | MIN TYP | MAX       | UNITS            |  |
| STATIC PERFORMANCE <sup>(1)</sup> |                                                 |         | ·         |                  |  |
| Resolution                        |                                                 | 16      |           | Bits             |  |
| Relative Accuracy                 |                                                 | ±0.025  | ±.098     | %FSR             |  |
| Differential Nonlinearity         | 16-Bit Monotonic                                | ±0.25   | 5 ±1      | LSB              |  |
| Zero-Code Offset Error            | Measured at code 485, 25°C                      | 0.3     | ±3        | mV               |  |
| Zero-Code Oliset Error            | Measured at code 485, -40°C to 105°C            | 1.0     | ±5.0      |                  |  |
| Zero-Code Error Drift             | All zeroes loaded to DAC register               | -20     | )         | μV/°C            |  |
| DC Crosstalk                      |                                                 | 0.1     |           | LSB              |  |
| AC Crosstalk                      | 1-kHz sine wave                                 | -110    | )         | dB               |  |
|                                   | Measured at code 64714, 25°C                    | 1.0     | ±3.0      | .0               |  |
| Gain Error                        | Measured at code 64714, -40°C to 105°C          | 2.0     | ±5.0      | mV               |  |
| Gain Error Drift                  |                                                 | -5      | 5         | ppm of<br>FSR/°C |  |
|                                   | Measured at code 64714, 25°C                    | 0.5     | ±3.0      |                  |  |
| Full-Scale Error                  | Measured at code 64714, -40°C to 105°C          | 1.0     | ±5.0      | mV               |  |
| OUTPUT CHARACTERISTICS(2)         |                                                 |         |           |                  |  |
| Output Voltage Range              |                                                 | 0       | $V_{REF}$ | V                |  |
| Output Voltage Settling Time      | $R_L = 2 \text{ k}\Omega; C_L < 200 \text{ pF}$ | 8       | 3 10      |                  |  |
|                                   | $R_L = 2 \text{ k}\Omega; C_L < 500 \text{ pF}$ | 12      | 2         | μs               |  |

Linearity calculated using a reduced code range of 485 to 64714. Output unloaded.

<sup>(2)</sup> Assured by design and characterization, not production tested.



 $V_{DD}$  = + 2.7 V to + 5.5 V;  $R_L$  = 2 k $\Omega$  to GND;  $C_L$  = 200 pF to GND; all specifications –40°C to +105°C unless otherwise noted

|                                        |                                                                 | D                       | AC8544 |                         |       |
|----------------------------------------|-----------------------------------------------------------------|-------------------------|--------|-------------------------|-------|
| PARAMETER                              | CONDITIONS                                                      | MIN                     | TYP    | MAX                     | UNITS |
| Slew Rate                              | $R_L = 2 \text{ k}\Omega; C_L < 200 \text{ pF}$                 |                         | 1      |                         | V/μs  |
| 0 11 1 10 111                          | R <sub>L</sub> = ∞                                              |                         | 470    |                         | pF    |
| Capacitive Load Stability              | $R_L = 2 \text{ k}\Omega$                                       |                         | 1000   |                         | pF    |
| Digital-to-Analog Glitch Impulse       |                                                                 |                         | 20     |                         | nV-s  |
| Digital Feedthrough                    |                                                                 |                         | 0.5    |                         | nV-s  |
| DC Output Impedance                    |                                                                 |                         | 1      |                         | Ω     |
| Object Object Occurred                 | V <sub>DD</sub> = +5 V                                          |                         | 50     |                         | 1     |
| Short-Circuit Current                  | $V_{DD} = +3 \text{ V}$                                         |                         | 20     |                         | mA    |
| Dower I In Time                        | Coming out of power-down mode, V <sub>DD</sub> = +5 V           |                         | 2.5    |                         | μs    |
| Power-Up Time                          | Coming out of power-down mode, V <sub>DD</sub> = +3 V           |                         | 5      |                         |       |
| REFERENCE INPUT                        |                                                                 |                         |        |                         |       |
| V <sub>REF+</sub> Input Range          |                                                                 | 0                       |        | $V_{DD}$                | V     |
| V <sub>REF</sub> _ Input Range         |                                                                 | -0.1                    | 0.0    | V <sub>DD</sub> /2      | V     |
| Reference Input Impedance              |                                                                 |                         | 140    |                         | kΩ    |
| LOGIC INPUTS                           |                                                                 |                         |        |                         |       |
| Input Current                          |                                                                 |                         |        | ±1                      | μΑ    |
| V <sub>IN</sub> L, Input Low Voltage   | IOV <sub>DD</sub> = +1.8 V - +5.5 V                             |                         |        | 0.3 x IOV <sub>DD</sub> | V     |
| V <sub>IN</sub> H, Input High Voltage  | IOV <sub>DD</sub> = +1.8 V - +5.5 V                             | 0.7 x IOV <sub>DD</sub> |        |                         | V     |
| Pin Capacitance                        |                                                                 |                         |        | 3                       | pF    |
| POWER REQUIREMENTS                     |                                                                 |                         |        | <u> </u>                |       |
| $V_{DD}$                               |                                                                 | 2.7                     |        | 5.5                     | V     |
| IOV <sub>DD</sub>                      |                                                                 | 1.8                     |        | 5.5                     | V     |
| I <sub>DD</sub> (Normal Mode)          | DAC active and excluding load current                           |                         |        | <u>'</u>                |       |
| V <sub>DD</sub> = +3.6 V to +5.5 V     | VI <sub>H</sub> = IOV <sub>DD</sub> and VI <sub>L</sub> = IOGND |                         | 1.0    | 1.6                     | A     |
| V <sub>DD</sub> = +2.7 V to +3.6 V     | $VI_H = IOV_{DD}$ and $VI_L = IOGND$                            | 0.96                    |        | 1.52                    | mA    |
| I <sub>DD</sub> (All Power-Down Modes) |                                                                 |                         |        | <u> </u>                |       |
| V <sub>DD</sub> = +3.6 V to +5.5 V     | $VI_H = IOV_{DD}$ and $VI_L = IOGND$                            | 0.2                     |        | 1                       |       |
| V <sub>DD</sub> = +2.7 V to +3.6 V     | $VI_H = IOV_{DD}$ and $VI_L = IOGND$                            |                         | 0.05   | 1                       | μΑ    |
| POWER EFFICIENCY                       | ,                                                               | <u>'</u>                |        |                         |       |
| I <sub>OUT</sub> /I <sub>DD</sub>      | $I_{LOAD} = 2 \text{ mA}, V_{DD} = +5 \text{ V}$                |                         | 93     |                         | %     |



## **TIMING CHARACTERISTICS**

 $IOV_{DD}$  = 1.8 V to 5.5 V;  $V_{DD}$  = 2.7 V to 5.5 V;  $R_L$  = 2 k $\Omega$  to GND;  $C_L$  = 200 pF to GND; all specifications –40°C to 85°C (unless otherwise noted)

|                   |                                                                 | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>w</sub> 1  | Pulse width: CS low for valid write                             | 20  |     |     | ns   |
| t <sub>su</sub> 1 | Setup time: R/W low before CS falling                           | 0   |     |     | ns   |
| t <sub>su</sub> 2 | Setup time: data in valid before CS falling                     | 0   |     |     | ns   |
| t <sub>h</sub> 1  | Hold time: R/W low after CS rising                              | 10  |     |     | ns   |
| t <sub>h</sub> 2  | Hold time: data in valid after CS rising                        | 15  |     |     | ns   |
| t <sub>w</sub> 2  | Pulse width: CS low for valid read                              | 40  |     |     | ns   |
| t <sub>su</sub> 3 | Setup time: R/W high before CS falling                          | 30  |     |     | ns   |
| t <sub>d</sub> 1  | Delay time: data out valid after CS falling                     |     | 60  | 80  | ns   |
| t <sub>h</sub> 3  | Hold time: R/W high after CS rising                             | 10  |     |     | ns   |
| t <sub>h</sub> 4  | Hold time: data out valid after CS rising                       | 5   |     | 20  | ns   |
| t <sub>su</sub> 4 | Setup time: LDAC rising after CS falling                        | 10  |     |     | ns   |
| t <sub>d</sub> 2  | Delay time: CS low after LDAC rising                            | 50  |     |     | ns   |
| t <sub>w</sub> 3  | Pulse width: LDAC low                                           | 40  |     |     | ns   |
| t <sub>w</sub> 4  | Pulse width: LDAC high                                          | 40  |     |     | ns   |
| t <sub>w</sub> 5  | Pulse width: CS high                                            | 80  |     |     | ns   |
| t <sub>w</sub> 6  | Pulse width: RST low                                            | 40  |     |     | ns   |
| t <sub>w</sub> 7  | Pulse width: RST high                                           | 40  |     |     | ns   |
| t <sub>S</sub>    | VOUT Settling time (settling time for a full-scale code change) |     |     | 10  | μs   |

## **Data Read/Write Timing**







## **DEVICE INFORMATION**





## **DEVICE INFORMATION (continued)**

## **TERMINAL FUNCTIONS**

| DAC8544  |           | TERMINAL FUNCTIONS                                                                                      |
|----------|-----------|---------------------------------------------------------------------------------------------------------|
| Pin      | Mnemonic  | Function                                                                                                |
| 1        | VDD       | Analog supply voltage, +2.7 V to +5.5 V                                                                 |
| 2        | GND       | Analog supply ground                                                                                    |
| 3        | IOGND     | Digital supply ground                                                                                   |
| 4        | IOVDD     | Digital supply +1.8 V to +5.5 V                                                                         |
| 5        | D15       | Digital input, MSB                                                                                      |
| 6        | D14       | Digital input                                                                                           |
| 7        | D13       | Digital input                                                                                           |
| 8        | D12       | Digital input                                                                                           |
| 9        | D11       | Digital input                                                                                           |
| 10       | D10       | Digital input                                                                                           |
| 11       | D9        | Digital input                                                                                           |
| 12       | D8        | Digital input                                                                                           |
| 13       | D7        | Digital input                                                                                           |
| 14       | D6        | Digital input                                                                                           |
| 15       | D5        | Digital input                                                                                           |
| 16       | D4        | Digital input                                                                                           |
| 17       | D3        | Digital input                                                                                           |
| 18       | D2        | Digital input                                                                                           |
| 19       | D1        | Digital input                                                                                           |
| 20       | D0        | Digital input, LSB                                                                                      |
| 21       | IOVDD     | Digital supply +1.8 V to +5.5 V                                                                         |
| 22       | IOGND     | Digital supply ground                                                                                   |
| 23       | A1        | Address pin for selecting between DAC channels                                                          |
| 24       | A0        | Address pin for selecting between DAC channels                                                          |
| 25       | <u>cs</u> | Active-low chip select. Used with R/W_ to write/read data to/from device                                |
| 26       | R/W       | Read/Write select used to write data to input register or read data from DAC register                   |
| 27       | LDAC      | Load DACs, rising edge triggered loads all DAC registers                                                |
| 28       | GND       | Analog ground                                                                                           |
| 29       | RST       | Asynchronously resets contents of all DAC Registers to zero-scale, but does not affect input register   |
| 30       | PD        | Active-low power-down pin puts entire device into power-down mode with DAC outputs in 3-state condition |
| 31       | GND       | Analog supply ground                                                                                    |
| 32       | VDD       | Analog supply voltage, +2.7 V to +5.5 V                                                                 |
| 33<br>34 | VOUTD     | Analog output voltage from DAC-D  Analog output sense for DAC-D                                         |
| 35       | VREFD+    | High reference voltage input for DAC-D                                                                  |
| 36       | VREFD-    | Low reference voltage input for DAC-D, normally VREFD— = GND                                            |
| 37       | VOUTC     | Analog output voltage from DAC-C                                                                        |
| 38       | VFBC      | Analog output voltage nom DAC-C  Analog output sense for DAC-C                                          |
| 39       | VREFC+    | High reference voltage input for DAC-C                                                                  |
| 40       | VREFC-    | Low reference voltage input for DAC-C, normally VREFC— = GND                                            |
| 41       | VOUTB     | Analog output voltage from DAC-B                                                                        |
| 42       | VFBB      | Analog output sense for DAC-B                                                                           |
| 43       | VREFB+    | High reference voltage input for DAC-B                                                                  |
| 44       | VREFB-    | Low reference voltage input for DAC-B, normally VREFB— = GND                                            |
| 45       | VOUTA     | Analog output voltage from DAC-A                                                                        |
|          | 1         | 1 10 10 10 10 10 10 10 10 10 10 10 10 10                                                                |



## **DEVICE INFORMATION (continued)**

## **TERMINAL FUNCTIONS (continued)**

| DAC8544 |          |                                                              |
|---------|----------|--------------------------------------------------------------|
| Pin     | Mnemonic | Function                                                     |
| 46      | VFBA     | Analog output sense for DAC-A                                |
| 47      | VREFA+   | High reference voltage input for DAC-A                       |
| 48      | VREFA-   | Low reference voltage input for DAC-A, normally VREFA- = GND |

#### **TYPICAL CHARACTERISTICS**

This condition applies to all typical characteristics:  $V_{REF+} = V_{DD}$ ,  $V_{REF-} = GND$ ,  $T_A = 25$ °C (unless otherwise noted)



Figure 1.



Figure 3.



Figure 2.

# OFFSET ERROR DISTRIBUTION (ACROSS MANY SAMPLES)



Figure 4.



This condition applies to all typical characteristics:  $V_{REF+} = V_{DD}$ ,  $V_{REF-} = GND$ ,  $T_A = 25$ °C (unless otherwise noted)



Figure 5.



Figure 7.



Figure 9.



Figure 6.

#### DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 8.

#### DIFFERENTIAL LINEARITY ERROR VS TEMPERATURE



Figure 10.



This condition applies to all typical characteristics:  $V_{REF+} = V_{DD}$ ,  $V_{REF-} = GND$ ,  $T_A = 25$ °C (unless otherwise noted)



Figure 11.



Figure 12.

#### SOURCE CURRENT AT POSITIVE RAIL



Figure 13.



Figure 14.



Figure 15.



Figure 16.



This condition applies to all typical characteristics:  $V_{REF+} = V_{DD}$ ,  $V_{REF-} = GND$ ,  $T_A = 25$ °C (unless otherwise noted)



Figure 17.



Figure 19.



#### **HISTOGRAM OF CURRENT CONSUMPTION**



Figure 18.



Figure 20.



Figure 22.



This condition applies to all typical characteristics:  $V_{REF+} = V_{DD}$ ,  $V_{REF-} = GND$ ,  $T_A = 25$ °C (unless otherwise noted)



Figure 23.



Figure 25.

TOTAL HARMONIC DISTORTION



Figure 27.



Figure 24.

# TOTAL HARMONIC DISTORTION VS OUTPUT FREQUENCY



Figure 26.

# FULL-SCALE SETTLING TIME (SMALL-SIGNAL POSITIVE-GOING STEP)



Figure 28.



This condition applies to all typical characteristics: V<sub>REF+</sub> = V<sub>DD</sub>, V<sub>REF-</sub> = GND, T<sub>A</sub> = 25°C (unless otherwise noted)



#### THEORY OF OPERATION

#### D/A SECTION

The architecture of the DAC8544 consists of four string DACs followed by an output buffer amplifier. Figure 30 shows a block diagram of the DAC architecture.



Figure 30. DAC8544 Architecture

The input coding to the DAC8544 is unsigned binary, which gives the ideal output voltage as:

$$V_{OUT} = 2 \times V_{REF-} + (V_{REF+} - V_{REF-}) \times \frac{D}{65536}$$
 (1)

where

D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 65535.

## **RESISTOR STRING**

The resistor string section is shown in Figure 31. It is simply a divide-by-two resistor, followed by a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off, to be fed into the output amplifier, by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is assured monotonic.



## THEORY OF OPERATION (continued)



Figure 31. Resistor String

#### **OUTPUT AMPLIFIER**

The output buffer is capable of generating rail-to-rail voltages at its output, which gives an output range of 0 V to  $V_{REF+}$ . It is capable of driving a load of 2  $k\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical curves. The slew rate is 1 V/ $\mu$ s with a full-scale settling time of 10  $\mu$ s with the output loaded. The feedback and gain setting resistors of the amplifier are in the order of 50  $\mu$ s. Their absolute value can be off significantly, but they are matched to within 0.1%.

The inverting input of the output amplifier is brought out to the  $V_{FB}$  pin, through the feedback resistor. This allows for better accuracy in critical applications by tying the  $V_{FB}$  point and the amplifier output together at the load. Other signal conditioning circuitry may also be connected between these points for specific applications including current sourcing.

#### PARALLEL INTERFACE

The DAC8544 provides a 16-bit parallel interface and supports both writing to and reading from the DAC input register. (See the timing characteristics section for detailed information for a typical write or read operation.) In addition to the data,  $\overline{CS}$ , and  $R/\overline{W}$  inputs, the DAC8544's interface also provides power down, LDAC, and reset control. Table 1 to Table 5 show the control signal actions and data format, respectively. These features are discussed in more detail in the remaining sections.

| CS           | R/W | LDAC | RST | PD | ACTION                                                                                                                                                                                        |
|--------------|-----|------|-----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н            | Χ   | Х    | X   | Χ  | Device data I/O is disabled on the bus. <sup>(1)</sup>                                                                                                                                        |
| $\downarrow$ | L   | Х    | H,L | Н  | Write initiated, external data is latched when writing to the device.                                                                                                                         |
| $\downarrow$ | Н   | Х    | H,L | Н  | Read initiated, data from input register is presented to data bus.                                                                                                                            |
| Х            | Χ   | 1    | H,L | Н  | Data from input register is transferred to DAC register and V <sub>OUT</sub> is updated.                                                                                                      |
| Х            | Х   | х    | 1   | Н  | All DAC registers and voltage outputs ( $V_{OUT}$ ) reset to min-scale. (If DAC is powered down during reset, DAC registers reset and outputs ( $V_{OUT}$ ) settle to min-scale on power up.) |
| Х            | Χ   | Х    | Х   | L  | Power down device, V <sub>OUT</sub> impedance equals high impedance                                                                                                                           |

Table 1. DAC8544 CONTROL SIGNAL SUMMARY

#### LDAC FUNCTION

The DAC8544 is designed using a double-buffered architecture. A write operation (falling edge of  $\overline{\text{CS}}$  while R/W is low) transfers data from the data input pins into the input register. The data is held in the input register until a rising-edge is detected on the LDAC input. This rising-edge signal transfers the data from the input registers to the DAC registers. On issuance of the rising LDAC edge, the output of the DAC8544 begins settling to the newly written data value presented to the DAC register. Data in the input register is not changed when an LDAC rising edge occurs.

**Table 2. LDAC Function Section** 

| A1 | A0 | cs | R/W | LDAC | ACTION                                                                                                                                 |
|----|----|----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Х  | Х  | Х  | Х   |      | All DAC registers are simultaneously loaded with the contents of their corresponding input registers and all DAC outputs also updated. |

<sup>(1)</sup> Only disables 16-bit data I/O interface. Other control lines remain active.



#### **UPDATE SEQUENCE**

For regular operation,  $R/\overline{W}$  pin should be kept low while  $\overline{CS}$  is kept high. Then, the 16-bit digital data should be applied to the input bus. The channel selection should then be asserted by setting the A0 and A1 pins. Once the data is stable and the channels are selected the falling edge of  $\overline{CS}$  enables the device and latches the data to the input register of the selected channel. After the data is latched to the input register, the rising edge of the LDAC signal updates all four channels simultaneously with existing data from their corresponding input register.

**Table 3. Update Sequence Section** 

| A1 | A0 | cs       | R/W | LDAC | ACTION                                               |
|----|----|----------|-----|------|------------------------------------------------------|
| 0  | 0  | <b>\</b> | L   | X    | Latches external data into the DAC A input register. |
| 0  | 1  | <b>\</b> | L   | X    | Latches external data into the DAC B input register. |
| 1  | 0  | <b>\</b> | L   | X    | Latches external data into the DAC C input register. |
| 1  | 1  | <b>\</b> | L   | Х    | Latches external data into the DAC D input register. |

#### **READBACK**

For read-back operation, the user first releases the 16-bit bus, while  $\overline{CS}$  is high. Then, the DAC channel should be selected using the A0 and A1 pins.  $R/\overline{W}$  pin is then brought high to enable read-back operation. Following the falling edge of  $\overline{CS}$ , the data from the selected channel (buffer data) is output on the bus.

**Table 4. Readback Section** 

| <b>A</b> 1 | A0 | cs           | R/W | ACTION                                                  |  |  |
|------------|----|--------------|-----|---------------------------------------------------------|--|--|
| 0          | 0  | <b>\</b>     | Н   | DAC A input register data is presented to the data bus. |  |  |
| 0          | 1  | $\downarrow$ | Н   | DAC B input register data is presented to the data bus. |  |  |
| 1          | 0  | $\downarrow$ | Н   | DAC C input register data is presented to the data bus. |  |  |
| 1          | 1  | <b>\</b>     | Н   | DAC D input register data is presented to the data bus. |  |  |

#### **RST**

The RST input controls the reset of the DAC register and, consequently, the DAC output, but does not change the input register. The reset operation is edge-triggered by a low-to-high transition on the RST pin. Once a rising edge on RST is detected, the DAC output settles to the zero code. Application of a valid reset signal to the DAC does not overwrite existing data in the input register.

#### **POWER-ON RESET**

The DAC8544 contains a power-on reset circuit that controls the output voltage after power up. On power up, the DAC register (and DAC output) is set to zero (plus a small offset error produced by the output buffer). It remains at zero until a valid write sequence is made to the DAC, changing the DAC register data. This is useful in applications where it is important to know the state of the output of the DAC after power up. All digital inputs must be logic low until the digital and analog supplies are applied. Logic high voltages, applied to the input pins when power is not applied to  $IOV_{DD}$  and  $V_{DD}$ , may power the device through the ESD input structures causing undesired operation.

### **POWER-DOWN MODES**

The DAC8544 uses two modes of operation. These modes are programmable via pin PD.

Table 5 shows how the state of the pin correspond to the mode of operation of the DAC8544.

Table 5. Modes of Operation for the DAC8544

| PD   | OPERATING MODE             |
|------|----------------------------|
| High | Normal operation           |
| Low  | Power down, high impedance |



When pin  $\overline{PD}$  is high, the device works normally with its typical power consumption of 950  $\mu A$  at  $V_{DD} = 5$  V. However, when  $\overline{PD}$  pin is in low state, the device is in power-down mode, the supply current falls to 200 nA at  $V_{DD} = 5$  V (50 nA at  $V_{DD} = 3$  V), and the output is open circuit (high impedance).

All analog circuitry is shut down when a power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down mode. This allows the DAC output voltage to return to the previous level when power up resumes. The delay time required to exit power-down is typically 2.5  $\mu$ s for  $V_{DD} = 5$  V, and 5  $\mu$ s for  $V_{DD} = 3$  V. (See the typical characteristics section for additional information.)

#### **VOLTAGE REFERENCE INPUTS**

Two voltage inputs provide the reference set points for the DAC architecture. These are  $V_{REF+}$  and  $V_{REF-}$ . For typical rail-to-rail operation,  $V_{REF+}$  should be equivalent to  $V_{DD}$  and  $V_{REF-}$  tied to GND. The output voltage is given by:

$$V_{OUT} = 2 \times V_{REF-} + (V_{REF+} - V_{REF-}) \times \frac{D}{65536}$$
 (2)

The use of the  $V_{REF-}$  input allows minor adjustments to be made to the offset of the DAC output by applying a small voltage to the  $V_{REF-}$  input. A low output impedance source is needed, so that the accuracy of the DAC over its operating range is not affected.

#### **ANALOG AND DIGITAL SUPPLIES**

The analog supply  $(V_{DD})$  powers the output buffer and DAC while the digital supply  $(IOV_{DD})$  powers the digital interface.  $V_{DD}$  can operate from 2.7 V to 5.5 V while  $IOV_{DD}$  can independently function from 1.8 V to 5.5 V.  $IOV_{DD}$  determines the interface logic level. See the device specification table for details.

#### **EXTERNAL REFERENCE VOLTAGE**

To take advantage of the absolute accuracy of DAC8544, a high-performance reference voltage generator must be used. DAC8544 has a typical absolute accuracy error of 2 millivolts, and a typical voltage drift of 3 ppm/°C. This level of performance requires an accurate external reference voltage generator with good temperature drift characteristics. Accuracy, drift, supply voltage, power consumption, and cost are important factors in choosing a voltage reference. TI's REF02 is recommended. TI's REF3140 and REF3040 are small and low-cost alternatives.

#### **FEEDBACK PINS**

For regular operation, the feedback pins ( $V_{FBA}$  through  $V_{FBD}$ ) must be tied to their corresponding output pins ( $V_{OUTA}$  through  $V_{OUTD}$ ) at the load. For higher current applications sensitive to gain error, the feedback pin should be routed to the target node, to sense the node voltage accurately (DAC8544 gain error is typically low, around 1 mV).

#### HOST PROCESSOR INTERFACING

#### DAC8544 to MSP430 Microcontroller

Figure 32 shows a typical parallel interface connection between the DAC8544 and a MSP430 microcontroller. The setup for the interface shown uses ports 4 and 5 of the MSP430 to send or receive the 16-bit data while bits 0-7 of port 2 provides the control signals for the DAC. When data is to be transmitted to the DAC8544, the data is made available to the DAC via P4 and P5, and P2.1 is taken low. The MSP430 then toggles P2.0 from high-to-low and back to high, transferring the 16-bit data to the DAC. This data is loaded into the DAC register by applying a rising edge to P2.4. The remaining five I/O signals of P2 shown in the figure control the reset, power-down, and data format functions of the DAC. Depending on the specific requirements of a given application, these pins may be tied to IOGND or IOV<sub>DD</sub>, enabling the desired mode of operation.





Figure 32. DAC8544 to MSP430 Microcontroller

#### DAC8544 to TMS320C5402 DSP

Figure 33 shows the connections between the DAC8544 and the TMS320C5402 digital signal processor. Data is provided via the parallel data bus of the DSP while the DAC  $\overline{\text{CS}}$  control input is derived from the decoded I/O strobe signal. The IOSTRB in addition to the R/ $\overline{\text{W}}$  and XF(I/O) signals control the data transmission to and from the DAC as well as the LDAC control. With additional decoding, multiple DAC8544s can be connected to the same parallel data bus of the DSP.



Figure 33. DAC8544 to TMS320 DSP

#### **BIPOLAR OPERATION USING THE DAC8544**

The DAC8544 has been designed for single-supply operation but a bipolar output range is also possible using the circuit shown in Figure 34. The circuit allows the DAC8544 to achieve an analog output range of ±5 V. Rail-to-rail operation at the amplifier output is achievable using an OPA703 as the output amplifier.





Figure 34. Bipolar Operation With the DAC8544

With  $V_{REF+} = 5 \text{ V}$ ,  $R1 = R2 = 10 \text{ k}\Omega$ :

$$V_{OUT} = \left(\frac{10 \times D}{65536}\right) - 5V \tag{3}$$



#### **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies. The following measures should be taken to assure optimum performance of the DAC8544. The DAC8544 offers dual-supply operation, as it can often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more important it becomes to separate the analog and digital ground and supply planes at the DAC.

Because the DAC8544 has both analog and digital ground pins, return currents can be better controlled and have less effect on the DAC output error. Ideally, GND would be connected directly to an analog ground plane and GND to the digital ground plane. The analog ground plane would be separate from the ground connection for the digital components until they were connected at the power entry point of the system. The power applied to  $V_{DD}$  and  $V_{REF+}$  (this also applies to  $V_{REF-}$  if not tied to GND) should be well-regulated and low-noise. Switching power supplies and dc/dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  should be connected to a 5-V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the 1- $\mu$ F to 10- $\mu$ F and 0.1- $\mu$ F bypass capacitors are strongly recommended. In some situations, additional bypassing may be required, such as a 100- $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially lowpass-filter the  $V_{DD}$  supply, removing the high-frequency noise.

www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier     | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|---------------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                           |      | (4)                           | (5)                        |              |                  |
| DAC8544IPFB           | Active | Production    | TQFP (PFB)   48 | 250   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |
| DAC8544IPFB.B         | Active | Production    | TQFP (PFB)   48 | 250   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |
| DAC8544IPFBG4         | Active | Production    | TQFP (PFB)   48 | 250   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |
| DAC8544IPFBG4.B       | Active | Production    | TQFP (PFB)   48 | 250   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |
| DAC8544IPFBR          | Active | Production    | TQFP (PFB)   48 | 1000   LARGE T&R          | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |
| DAC8544IPFBR.B        | Active | Production    | TQFP (PFB)   48 | 1000   LARGE T&R          | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | DAC8544I         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC8544IPFBR | TQFP | PFB                | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025



#### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ſ | DAC8544IPFBR | TQFP         | PFB             | 48   | 1000 | 350.0       | 350.0      | 43.0        |  |



www.ti.com 15-Jul-2025

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device          | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DAC8544IPFB     | PFB             | TQFP            | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |
| DAC8544IPFB.B   | PFB             | TQFP            | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |
| DAC8544IPFBG4   | PFB             | TQFP            | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |
| DAC8544IPFBG4.B | PFB             | TQFP            | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |



PLASTIC QUAD FLATPACK



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration MS-026.



PLASTIC QUAD FLATPACK



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK



NOTES: (continued)



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>7.</sup> Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025