**CD54ACT32, CD74ACT32** SCHS342A - MARCH 2003 - REVISED AUGUST 2024 # **CDx4ACT32 Quadruple 2-Input Positive-or Gates** ### 1 Features - Inputs are TTL-voltage compatible - **Buffered inputs** - Speed of bipolar F, AS, and S, with significantly reduced power consumption - Balanced propagation delays - •±24mA output drive current - Fanout to 15 F devices - SCR-latchup-resistant CMOS process and circuit - Exceeds 2k V ESD protection per MIL-STD-883, method 3015 ## 2 Description The 'ACT32 devices are quadruple 2-input positive-OR gates. These devices perform the Boolean function $Y = \overline{A \cdot B}$ or Y = A + B in positive logic. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3) | |-------------|------------------------|-----------------|------------------| | | D (SOIC, 14) | 8.65mm × 6mm | 8.65mm × 3.9mm | | CDx4ACT32 | N (PDIP, 14) | 19.3mm × 9.4mm | 19.3mm × 6.35mm | | | J (CDIP, 14) | 19.55mm x 7.9mm | 19.55 mm x 6.7mm | - For more information, see Section 10. (1) - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. # **Table of Contents** | 1 Features | 1 | 6.2 Device Functional Modes | 8 | |--------------------------------------|----------------|-----------------------------------------------------|----| | 2 Description | 1 | 7 Application and Implementation | g | | 3 Pin Configuration and Functions | 3 | 7.1 Power Supply Recommendations | | | 4 Specifications | | 7.2 Layout | | | 4.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | | | 4.2 ESD Ratings | | 8.1 Documentation Support (Analog) | | | 4.3 Recommended Operating Conditions | | 8.2 Receiving Notification of Documentation Updates | | | 4.4 Thermal Information | | 8.3 Support Resources | | | 4.5 Electrical Characteristics | <mark>5</mark> | 8.4 Trademarks | | | 4.6 Switching Characteristics | <mark>5</mark> | 8.5 Electrostatic Discharge Caution | 10 | | 4.7 Operating Characteristics | | 8.6 Glossary | | | 5 Parameter Measurement Information | | 9 Revision History | | | 6 Detailed Description | | 10 Mechanical, Packaging, and Orderable | | | 6.1 Functional Block Diagram | | Information | 10 | | | | | | # 3 Pin Configuration and Functions Figure 3-1. CD54ACT32 J Package; CD74ACT32 N or D Package; CDIP, SOIC, or PDIP (Top View) **Table 3-1. Pin Functions** | | PIN | I/O | DESCRIPTION | |-----------------|------------------|-----|---------------| | NAME | SOIC, PDIP, CDIP | | DESCRIPTION | | 1A | 1 | I | 1A Input | | 1B | 2 | I | 1B Input | | 1Y | 3 | 0 | 1Y Output | | 2A | 4 | I | 2A Input | | 2B | 5 | 1 | 2B Input | | 2Y | 6 | 0 | 2Y Output | | 3Y | 8 | 0 | 3Y Output | | 3A | 9 | 1 | 3A Input | | 3B | 10 | 1 | 3B Input | | 4Y | 11 | 0 | 4Y Output | | 4A | 12 | 1 | 4A Input | | 4B | 13 | 1 | 4B Input | | GND | 7 | _ | Ground Pin | | NC | _ | _ | No Connection | | V <sub>CC</sub> | 14 | _ | Power Pin | ## 4 Specifications ## 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------|----------------------------------------|-------------|------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 6 | V | | I <sub>IK</sub> (2) | Input clamp current | $(V_I < 0 \text{ V or } V_I > V_{CC})$ | | ±20 | mA | | I <sub>OK</sub> (2) | Output clamp current | $(V_O < 0 \text{ V or } V_O > V_{CC})$ | | ±50 | mA | | Io | Continuous output current | $(V_O = 0 \text{ to } V_{CC})$ | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | <b>–</b> 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 4.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ## 4.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | T <sub>A</sub> = 2 | 25°C | −55°C to | 125°C | -40°C to | 85°C | UNIT | |-----------------|------------------------------------|--------------------|-----------------|----------|-----------------|----------|-----------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -24 | | -24 | | -24 | mA | | I <sub>OL</sub> | Low-level output current | | 24 | | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | | 10 | | 10 | | 10 | ns/V | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 4.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | CD74 | CD74ACT32 | | | | |-------------------------------|----------------------------------------|----------|-----------|------|--|--| | | | D (SOIC) | N (PDIP) | UNIT | | | | | | 14 PINS | 14 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 119.9 | 80 | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Document Feedback <sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### 4.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CO | UDITIONS | V | T <sub>A</sub> = 2 | 5°C | –55°C to | 125°C | -40°C to | 85°C | UNIT | |----------------------|------------------------------------------|-----------------------------------------|-----------------|--------------------|------|----------|-------|----------|------|------| | PARAMETER | TEST COI | NUTTIONS | V <sub>cc</sub> | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | | | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | | 4.4 | | 4.4 | | | | V | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -24 mA | 4.5 V | 3.94 | | 3.7 | | 3.8 | | v | | V <sub>OH</sub> | VI - VIH OI VIL | I <sub>OH</sub> = -50 mA <sup>(1)</sup> | 5.5 V | | | 3.85 | | - | | v | | | | $I_{OH} = -75 \text{ mA}^{(1)}$ | 5.5 V | | | | | 3.85 | | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | 0.1 | | 0.1 | | 0.1 | V | | V | $V_{I} = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 24 mA | 4.5 V | | 0.36 | | 0.5 | | 0.44 | | | V <sub>OL</sub> | VI - VIH OI VIL | I <sub>OL</sub> = 50 mA <sup>(1)</sup> | 5.5 V | | | | 1.65 | | | v | | | | I <sub>OL</sub> = 75 mA <sup>(1)</sup> | 5.5 V | | | | | - | 1.65 | | | I <sub>I</sub> | $V_I = V_{CC}$ or GND | • | 5.5 V | | ±0.1 | | ±1 | | ±1 | μA | | I <sub>cc</sub> | $V_I = V_{CC}$ or GND, | I <sub>O</sub> = 0 | 5.5 V | | 4 | | 80 | | 40 | μA | | ΔI <sub>CC</sub> (2) | V <sub>I</sub> = V <sub>CC</sub> - 2.1 V | • | 4.5 V to 5.5 V | | 2.4 | | 3 | | 2.8 | mA | | C <sub>i</sub> | | | | | 10 | | 10 | | 10 | pF | <sup>(1)</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C. (2) Additional quiescent supply current per input pin, TTL inputs high, 1 unit load Table 4-1. Act Input Load Table | INPUT | UNIT LOAD | |-------|-----------| | All | 0.42 | ## 4.6 Switching Characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V ± 0.5 V, $C_L$ = 50 pF (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | -55°C t | o 125°C | -40°C to | 85°C | UNIT | |------------------|--------------|-------------|---------|---------|----------|------|------| | FARAMETER | PROW (INFOT) | 10 (001701) | MIN | MAX | MIN | MAX | ONII | | t <sub>PLH</sub> | A or B | V | 3 | 12.1 | 3.1 | 11 | no | | t <sub>PHL</sub> | AUID | • | 3 | 12.1 | 3.1 | 11 | ns | ## 4.7 Operating Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TYP | UNIT | |-----------------|-------------------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | 47 | pF | ### **5 Parameter Measurement Information** - A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_0 = 50 \Omega$ , $t_r = 3$ ns, $t_f = 3$ ns. Phase relationships between waveforms are arbitrary. - D. For clock inputs, $f_{max}$ is measured with the input duty cycle at 50%. - E. The outputs are measured one at a time with one input transition per measurement. - F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - G. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - H. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - I. All parameters and waveforms are not applicable to all devices. Figure 5-1. Load Circuit and Voltage Waveforms | TEST | <b>S1</b> | |------------------------------------|-----------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | TEST | <b>S1</b> | |------------------------------------|---------------------| | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | # **6 Detailed Description** # **6.1 Functional Block Diagram** Figure 6-1. Logic Diagram (Positive Logic) ## **6.2 Device Functional Modes** Table 6-1 is the function table for the CDx4ACT32. **Table 6-1. Function Table (Each Gate)** | INPUTS | OUTPUT | | |--------|--------|---| | Α | В | Υ | | Н | X | Н | | X | Н | Н | | L | L | L | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 4.1 table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 7.2 Layout #### 7.2.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7-1 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{\rm CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled. #### 7.2.2 Layout Example Figure 7-1. Layout Example for the CD74ACT32 ## 8 Device and Documentation Support ## 8.1 Documentation Support (Analog) #### 8.1.1 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 8-1. Related Links | PARTS | PRODUCT FOLDER | PRODUCT FOLDER SAMPLE & BUY | | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |-----------|----------------|-----------------------------|------------|---------------------|---------------------|--| | CD54ACT32 | Click here | Click here | Click here | Click here | Click here | | | CD74ACT32 | Click here | Click here | Click here | Click here | Click here | | ## 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision \* (March 2003) to Revision A (August 2024) Pag - Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section - Updated RθJA values: D = 86 to 119.9, all values in °C/W......4 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | Lead finish/ MSL rating/ Ball material Peak reflow | | Part marking | |-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------------------------------|------------|--------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | CD54ACT32F3A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD54ACT32F3A | | CD54ACT32F3A.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD54ACT32F3A | | CD74ACT32E | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74ACT32E | | CD74ACT32E.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74ACT32E | | CD74ACT32M | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | ACT32M | | CD74ACT32M96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT32M | | CD74ACT32M96.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT32M | | CD74ACT32M96.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT32M | | CD74ACT32M96G4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT32M | | CD74ACT32M96G4.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT32M | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54ACT32, CD74ACT32: Catalog : CD74ACT32 Military : CD54ACT32 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74ACT32M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | CD74ACT32M96 | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74ACT32E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74ACT32E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74ACT32E.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74ACT32E.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE #### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated