









**CD74ACT175** 

SCHS345A - APRIL 2003 - REVISED MAY 2024

# CD74ACT175 Quadruple D-type Flip-Flop with Clear

### 1 Features

- Inputs are TTL-voltage compatible
- Contains four flip-flops with double-rail outputs
- **Buffered** inputs
- Speed of bipolar F, AS, and S, with significantly reduced power consumption
- Balanced propagation delays
- ±24mA output drive current
  - Fanout to 15 F devices
- SCR-latchup-resistant CMOS process and circuit

# 2 Applications

- **Buffer/Storage Registers**
- **Shift Registers**
- **Pattern Generators**

## 3 Description

This positive-edge-triggered D-type flip-flop has a direct clear (CLR) input. The CD74ACT175 features complementary outputs from each flip-flop.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE(3)    |  |  |  |  |  |
|-------------|------------------------|-----------------------------|-----------------|--|--|--|--|--|
| CD74ACT175  | N (PDIP, 16)           | 19.3mm × 9.4mm              | 19.3mm × 6.35mm |  |  |  |  |  |
| CD74ACT175  | D (SOIC, 16)           | 9.9mm × 6mm                 | 9.9mm × 3.9mm   |  |  |  |  |  |

- For more information, see Section 11. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



To Three Other Channels Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features                           | 1              | 7.2 Functional Block Diagram                        | 9  |
|--------------------------------------|----------------|-----------------------------------------------------|----|
| 2 Applications                       | 1              | 7.3 Device Functional Modes                         | 9  |
| 3 Description                        | 1              | 8 Application and Implementation                    | 10 |
| 4 Pin Configurations and Functions   |                | 8.1 Power Supply Recommendations                    | 10 |
| 5 Specifications                     | 4              | 8.2 Layout                                          | 10 |
| 5.1 Absolute Maximum Ratings         | 4              | 9 Device and Documentation Support                  | 11 |
| 5.2 ESD Ratings                      |                | 9.1 Documentation Support (Analog)                  | 11 |
| 5.3 Recommended Operating Conditions | 4              | 9.2 Receiving Notification of Documentation Updates | 11 |
| 5.4 Thermal Information              | 4              | 9.3 Support Resources                               | 11 |
| 5.5 Electrical Characteristics       | <mark>5</mark> | 9.4 Trademarks                                      | 11 |
| 5.6 Timing Requirements              | <mark>5</mark> | 9.5 Electrostatic Discharge Caution                 | 11 |
| 5.7 Switching Characteristics        | 6              | 9.6 Glossary                                        | 11 |
| 5.8 Operating Characteristics        | 6              | 10 Revision History                                 |    |
| 6 Parameter Measurement Information  |                | 11 Mechanical, Packaging, and Orderable             |    |
| 7 Detailed Description               | 9              | Information                                         | 11 |
| 7.1 Overview                         |                |                                                     |    |



# **4 Pin Configurations and Functions**



Figure 4-1. D or N Package, 16-PIN SCOIC or PDIP (Top View)

**Table 4-1. Pin Functions** 

|     | PIN             | TVDE | DEGODIDATION |
|-----|-----------------|------|--------------|
| NO. | NAME            | TYPE | DESCRIPTION  |
| 1   | CLR             | I    | Clear Pin    |
| 2   | 1Q              | 0    | 1Q Output    |
| 3   | 1Q              | 0    | 1Q Output    |
| 4   | 1D              | 1    | 1D Input     |
| 5   | 2D              | 1    | 2D Input     |
| 6   | 2Q              | 0    | 2Q Output    |
| 7   | 2Q              | 0    | 2Q Output    |
| 8   | GND             | _    | Ground Pin   |
| 9   | CLK             | I    | Clock Input  |
| 10  | 3Q              | 0    | 3Q Output    |
| 11  | 3Q              | 0    | 3QOutput     |
| 12  | 3D              | I    | 3D Input     |
| 13  | 4D              | 1    | 4D Input     |
| 14  | 4Q              | 0    | 4QOutput     |
| 15  | 4Q              | 0    | 4Q Output    |
| 16  | V <sub>CC</sub> | _    | Power Pin    |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                  |                                                             | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------------|-------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                             |                                                             | -0.5 | 6    | V    |
| I <sub>IK</sub>  | Input clamp current                              | $(V_{I} < 0 \text{ V or } V_{I} > V_{CC})^{(2)}$            |      | ±20  | mA   |
| I <sub>OK</sub>  | Output clamp current                             | $(V_O < 0 \text{ V or } V_O > V_{CC})$                      |      | ±50  | mA   |
| Io               | Continuous output current                        | (V <sub>O</sub> > 0 V or V <sub>O</sub> < V <sub>CC</sub> ) |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GI | ND                                                          |      | ±200 | mA   |
| T <sub>stg</sub> | Storage temperature range                        |                                                             | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                             | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | T <sub>A</sub> = 2 | T <sub>A</sub> = 25°C |     | -55°C to 125°C  |     | 85°C            | UNIT |
|-----------------|------------------------------------|--------------------|-----------------------|-----|-----------------|-----|-----------------|------|
|                 |                                    | MIN                | MAX                   | MIN | MAX             | MIN | MAX             | ONII |
| V <sub>CC</sub> | Supply voltage                     | 4.5                | 5.5                   | 4.5 | 5.5             | 4.5 | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage           | 2                  |                       | 2   |                 | 2   |                 | V    |
| V <sub>IL</sub> | Low-level input voltage            |                    | 0.8                   |     | 0.8             |     | 0.8             | V    |
| VI              | Input voltage                      | 0                  | V <sub>CC</sub>       | 0   | V <sub>CC</sub> | 0   | V <sub>CC</sub> | V    |
| Vo              | Output voltage                     | 0                  | V <sub>CC</sub>       | 0   | V <sub>CC</sub> | 0   | $V_{CC}$        | V    |
| I <sub>OH</sub> | High-level output current          |                    | -24                   |     | -24             |     | -24             | mA   |
| I <sub>OL</sub> | Low-level output current           |                    | 24                    |     | 24              |     | 24              | mA   |
| Δt/Δν           | Input transition rise or fall rate |                    | 10                    |     | 10              |     | 10              | ns/V |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### **5.4 Thermal Information**

| THERMAL METRIC  |                                        | N (PDIP) | D (SOIC) | UNIT |
|-----------------|----------------------------------------|----------|----------|------|
|                 | THERMAL METRIC                         | 16 PINS  | 16 PINS  | ONIT |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 67       | 106.6    | °C/W |

Product Folder Links: CD74ACT175

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            | TEST CO                                             | UDITIONS                               | V               | T <sub>A</sub> = 2 | 5°C  | -55°C to | 125°C | -40°C to | 85°C | UNIT |
|----------------------|-----------------------------------------------------|----------------------------------------|-----------------|--------------------|------|----------|-------|----------|------|------|
| PARAMETER            | IESI COI                                            | ADITIONS                               | V <sub>cc</sub> | MIN                | MAX  | MIN      | MAX   | MIN      | MAX  | UNII |
|                      |                                                     | I <sub>OH</sub> = -50 μA               | 4.5 V           | 4.4                |      | 4.4      |       | 4.4      |      |      |
| V                    | $V_{I} = V_{IH}$ or $V_{IL}$                        | I <sub>OH</sub> = -24 mA               | 4.5 V           | 3.94               |      | 3.7      |       | 3.8      |      | V    |
| V <sub>OH</sub>      | VI - VIH OI VIL                                     | $I_{OH} = -50 \text{ mA}^{(1)}$        | 5.5 V           |                    |      | 3.85     |       |          |      | V    |
|                      |                                                     | $I_{OH} = -75 \text{ mA}^{(1)}$        | 5.5 V           |                    |      |          |       | 3.85     |      |      |
|                      |                                                     | I <sub>OL</sub> = 50 μA                | 4.5 V           |                    | 0.1  |          | 0.1   |          | 0.1  |      |
| V                    | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 24 mA                | 4.5 V           |                    | 0.36 |          | 0.5   |          | 0.44 | V    |
| V <sub>OL</sub>      | VI - VIH OI VIL                                     | I <sub>OL</sub> = 50 mA <sup>(1)</sup> | 5.5 V           |                    |      |          | 1.65  |          |      | v    |
|                      |                                                     | I <sub>OL</sub> = 75 mA <sup>(1)</sup> | 5.5 V           |                    |      |          |       |          | 1.65 |      |
| I <sub>I</sub>       | $V_I = V_{CC}$ or GND                               | •                                      | 5.5 V           |                    | ±0.1 |          | ±1    |          | ±1   | μΑ   |
| I <sub>cc</sub>      | $V_I = V_{CC}$ or GND,                              | I <sub>O</sub> = 0                     | 5.5 V           |                    | 8    |          | 160   |          | 80   | μΑ   |
| ΔI <sub>CC</sub> (2) | V <sub>I</sub> = V <sub>CC</sub> - 2.1 V            | •                                      | 4.5 V to 5.5 V  |                    | 2.4  |          | 3     |          | 2.8  | mA   |
| C <sub>i</sub>       |                                                     |                                        |                 |                    | 10   |          | 10    |          | 10   | pF   |

<sup>(1)</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

(2) Additional quiescent supply current per input pin, TTL inputs high, 1 unit load

Table 5-1. Act Input Load Table

| INPUT | UNIT LOAD |
|-------|-----------|
| Data  | 0.58      |
| CLR   | 0.67      |
| CLK   | 0.92      |

### 5.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted)

|                    |                             |                 | -55°C to 1 | -55°C to 125°C |     | -40°C to 85°C |      |
|--------------------|-----------------------------|-----------------|------------|----------------|-----|---------------|------|
|                    |                             |                 | MIN        | MAX            | MIN | MAX           | UNIT |
| f <sub>clock</sub> | Clock frequency             |                 |            | 144            |     | 114           | MHz  |
|                    | Pulse duration              | CLR low         | 4          |                | 3.5 |               | ne   |
| 'w                 |                             | CLK high or low | 5          |                | 4.4 |               | ns   |
| t <sub>su</sub>    | Setup time before CLK↑      | Data            | 2          |                | 2   |               | ns   |
| t <sub>h</sub>     | Hold time, data after CLK ↑ |                 | 2          |                | 2   |               | ns   |
| t <sub>rec</sub>   | Recovery time, before CLK ↑ | CLR↑            | 1          |                | 1   |               | ns   |



## **5.7 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V,  $C_L$  = 50 pF (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | EDOM (INDUT) | TO (OUTPUT) | -55°C to | 125°C | -40°C to 8 | 5°C  | UNIT |
|------------------|--------------|-------------|----------|-------|------------|------|------|
| PARAWETER        | FROM (INPUT) | TO (OUTPUT) | MIN      | MAX   | MIN        | MAX  | UNII |
| f <sub>max</sub> |              |             | 114      |       | 114        |      | MHz  |
| t <sub>PLH</sub> | CLK          | Any O       | 2.9      | 11.5  | 3          | 10.5 | ns   |
| t <sub>PHL</sub> | CLK          | Any Q       | 2.9      | 11.5  | 3          | 10.5 |      |
| t <sub>PLH</sub> | CLR          | Any O       | 3.3      | 13    | 3.3        | 11.8 | ne   |
| t <sub>PHL</sub> | OLK          | Any Q       | 3.3      | 13    | 3.3        | 11.8 | ns   |

## **5.8 Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_{A} = 25^{\circ}\text{C}$ 

|                 | PARAMETER                     | TYP | UNIT |
|-----------------|-------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | 55  | pF   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### **6 Parameter Measurement Information**



Figure 6-1. Load Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and test-fixture capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  = 3 ns,  $t_f$  = 3 ns. Phase relationships between waveforms are arbitrary.
- D. For clock inputs,  $f_{\text{max}}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- I. All parameters and waveforms are not applicable to all devices.

| TEST                               | S1                  |
|------------------------------------|---------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                 |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## 7 Detailed Description

### 7.1 Overview

Information at the data (D) inputs meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going edge of CLK. When CLK is at either the high or low level, the D input has no effect at the output.

## 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

### 7.3 Device Functional Modes

**Table 7-1. Function Table (Each Flip-flop)** 

| INP | UTS | OUTPUT |       |                |  |
|-----|-----|--------|-------|----------------|--|
| CLR | CLK | D      | Q     | Q              |  |
| L   | Х   | Х      | L     | Н              |  |
| Н   | 1   | Н      | Н     | L              |  |
| Н   | 1   | L      | L     | Н              |  |
| Н   | L   | Х      | $Q_0$ | Q <sub>0</sub> |  |

## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in Section 5.3.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1  $\mu$ F and if there are multiple  $V_{CC}$  terminals, then TI recommends .01  $\mu$ F or .022  $\mu$ F for each power terminal. It is okay to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 8.2 Layout

#### 8.2.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. It is generally okay to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This does not disable the input section of the IOs so they cannot float when disabled.

Product Folder Links: CD74ACT175

## 9 Device and Documentation Support

## 9.1 Documentation Support (Analog)

### 9.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 9-1. Related Links

| PARTS      | PRODUCT<br>FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|-------------------|--------------|---------------------|---------------------|---------------------|
| CD54ACT175 | Click here        | Click here   | Click here          | Click here          | Click here          |
| CD74ACT175 | Click here        | Click here   | Click here          | Click here          | Click here          |

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision \* (April 2003) to Revision A (May 2024)

**Page** 

- Added Applications section, Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/               | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|-----------------------|------|---------------|---------------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                       | (3)  | Ball material | Ball material Peak reflow |              | (6)          |
|                       |          |               |                |                       |      | (4)           | (5)                       |              |              |
| CD74ACT175E           | Active   | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type          | -55 to 125   | CD74ACT175E  |
| CD74ACT175E.A         | Active   | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type          | -55 to 125   | CD74ACT175E  |
| CD74ACT175EE4         | Active   | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type          | -55 to 125   | CD74ACT175E  |
| CD74ACT175M           | Obsolete | Production    | SOIC (D)   16  | -                     | -    | Call TI       | Call TI                   | -55 to 125   | ACT175M      |
| CD74ACT175M96         | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -55 to 125   | ACT175M      |
| CD74ACT175M96.A       | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -55 to 125   | ACT175M      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Nov-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74ACT175M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| CD74ACT175M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD74ACT175M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com 19-Nov-2025



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74ACT175M96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD74ACT175M96 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| CD74ACT175M96 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Nov-2025

### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74ACT175E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT175E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT175E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT175E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT175EE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT175EE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025