

## Octal-Bus Transceiver/Registers, 3-State

B3 DATA CD54/74AC/ACT651 - Inverting
B5 PORT CD54/74AC/ACT652 - Non-Inverting

#### **Type Features:**

- Buffered inputs
- Typical propagation delay: 5.3 ns @ V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25° C, C<sub>L</sub> = 50 pF

**FUNCTIONAL DIAGRAM** 

92CS-42677

The RCA CD54/74AC651 and CD54/74AC652 and the CD54/74ACT651 and CD54/74ACT652 3-state, octal-bus transceiver/registers use the RCA ADVANCED CMOS technology. The CD54/74AC651 and CD54/74ACT651 have inverting outputs. The CD54/74AC652 and CD54/74ACT652 have non-inverting outputs. These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output Enables OEAB and OEBA are provided to control the transceiver functions. SAB and SBA control pins are provided to select whether real-time or stored data is transferred. The circuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A LOW input level selects real-time data, and a HIGH selects stored data. The following examples demonstrate the four fundamental busmanagement functions that can be performed with the octal-bus transceivers and registers.

Data on the A or B data bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock pins (CAB or CBA) regardless of the select or enable control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling  $OE_{AB}$  and  $\overline{OE}_{BA}$ . In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state.

The CD74AC/ACT651 and CD74AC/ACT652 are supplied in 24-lead dual-in-line narrow-body plastic packages (EN suffix) and in 24-lead dual-in-line small-outline plastic packages (M suffix). Both package types are operable over the following temperature ranges: Commercial (0 to 70°C); Industrial (-40 to +85°C); and Extended Industrial/Military (-55 to +125°C).

The CD54AC/ACT651 and CD54AC/ACT652, available in chip form (H suffix), are operable over the -55 to +125°C temperature range.

#### **Family Features:**

- Exceeds 2-kV ESD Protection MIL-STD-883, Method 3015
- SCR-Latchup-resistant CMOS process and circuit design
- Speed of bipolar FAST\*/AS/S with significantly reduced power consumption
- Balanced propagation delays
- AC types feature 1.5-V to 5.5-V operation and balanced noise immunity at 30% of the supply
- ± 24-mA output drive current
  - Fanout to 15 FAST\* ICs
  - Drives 50-ohm transmission lines

<sup>\*</sup>FAST is a Registered Trademark of Fairchild Semiconductor Corp.



**TERMINAL ASSIGNMENT** 

This data sheet is applicable to the CD74AC562, CD74ACT651, and CD74ACT652. The CD54/74AC651, CD54AC652, CD54ACT651 and CD54ACT652 were not acquired from Harris Semiconductor.

File Number 1974

#### **FUNCTION TABLE**

|      |           | INP  | UTS    |     |     | DAT          | A I/O                    | OPERATION (                | OR FUNCTION               |
|------|-----------|------|--------|-----|-----|--------------|--------------------------|----------------------------|---------------------------|
| OEAB | OEBA      | CAB  | CBA    | SAB | SBA | A0 THRU A7   | B0 THRU B7               | 651                        | 652                       |
| L    | Н         | HorL | H or L | Х   | X   | Input        | lanut                    | Isolation *                | Isolation*                |
| L    | Н         | _/_  |        | Х   | X   | Input        | Input                    | Store A and B Data         | Store A and B Data        |
| X    | Н         |      | HorL   | , х | X   | Input        | Unspecified <sup>†</sup> | Store A, Hold B            | Store A, Hold B           |
| Н    | <u> H</u> |      |        | x‡  | X   | Input        | Output                   | Store A in both registers  | Store A in both registers |
| L    | X         | HorL |        | ×   | X   | Unspecified† | Input                    | Hold A, Store B            | Hold, A Store B           |
| L    | L         |      |        | X   | X‡  | Output       | Input                    | Store B in both registers  | Store B in both registers |
| L    | L         | Х    | Х      | X   | L   | 0            |                          | Real-Time B Data to A Bus  | Real-Time B Data to A Bus |
| L    | L         | Х    | HorL   | X   | Н   | Output       | Input                    | Stored B Data to A Bus     | Stored B Data to A Bus    |
| Н    | Н         | X    | Х      | L   | X   |              |                          | Real-Time A Data to B Bus  | Real-Time A Data to B Bus |
| Н    | Н         | HorL | X      | Н   | X   | Input        | Output                   | Stored A Data to B Bus     | Stored A Data to B Bus    |
| н    | -         | HorL | Harl   | н   | н   | 0.4          |                          | Stored A Data to B Bus and | Stored A Data to B Bus    |
|      |           | HOLL | n or L | П   | П   | Output       | Output                   | Stored B Data to A bus     | Stored B Data to A Bus    |

<sup>\*</sup> To prevent excess currents in the High-Z (isolation) modes, all I/O terminals should be terminated with  $10k\Omega$  to  $1M\Omega$  resistors.

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE (V <sub>∞</sub> )0.5 to 6 V                                                                                   | J |
|---------------------------------------------------------------------------------------------------------------------------------|---|
| DC INPUT DIODE CURRENT, $I_{ik}$ (for $V_i < -0.5 \text{ V}$ or $V_i > V_{CC} + 0.5 \text{ V}$ )                                | Δ |
| DC OUTPUT DIODE CURRENT, $I_{OK}$ (for $V_O < -0.5 \text{ V}$ or $V_O > V_{CC} + 0.5 \text{ V}$ )                               | Δ |
| DC OUTPUT SOURCE OR SINK CURRENT per Output Pin, I <sub>o</sub> (for $V_0 > -0.5 \text{ V}$ or $V_0 < V_{cc} + 0.5 \text{ V}$ ) | Δ |
| DC V <sub>CC</sub> or GROUND CURRENT (I <sub>CC</sub> or I <sub>GND</sub> )                                                     | * |
| POWER DISSIPATION PER PACKAGE (Po):                                                                                             |   |
| For T <sub>A</sub> = -55 to +100°C (PACKAGE TYPE E)                                                                             | ٧ |
| For T <sub>A</sub> = +100 to +125°C (PACKAGE TYPE E)                                                                            | V |
| For T <sub>A</sub> = -55 to +70°C (PACKAGE TYPE M)                                                                              | V |
| For T <sub>A</sub> = +70 to +125°C (PACKAGE TYPE M) Derate Linearly at 6 mW/°C to 70 mW                                         | V |
| OPERATING-TEMPERATURE RANGE (T <sub>a</sub> )55 to ±125°C                                                                       | ) |
| STORAGE TEMPERATURE (T <sub>stg</sub> )65 to ±150°C                                                                             | 5 |
| LEAD TEMPERATURE (DURING SOLDERING):                                                                                            |   |
| At distance 1/16 $\pm$ 1/32 in. (1.59 $\pm$ 0.79 mm) from case for 10 s maximum $+265^{\circ}$ C                                | ) |
| Unit inserted into PC board min. thickness 1/16 in. (1.59 mm) with solder contacting lead tips only+300°C                       | ) |
| *For up to 4 outputs per device; add + 25 mA for each additional output                                                         |   |

#### **RECOMMENDED OPERATING CONDITIONS:**

For maximum reliability, normal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTICS                                             | LIA  | LINUTO                                              |       |  |
|-------------------------------------------------------------|------|-----------------------------------------------------|-------|--|
| CHARACTERISTICS                                             | MIN. | 1.5 5.5<br>4.5 5.5<br>0 V <sub>cc</sub><br>-55 +125 | UNITS |  |
| Supply-Voltage Range, Vcc*:                                 |      |                                                     |       |  |
| (For T <sub>A</sub> = Full Package-Temperature Range)       |      | İ                                                   |       |  |
| AC Types                                                    | 1.5  | 5.5                                                 | V     |  |
| ACT Types                                                   | 4.5  | 5.5                                                 | V     |  |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> | 0    | Vcc                                                 | V     |  |
| Operating Temperature, T <sub>A</sub>                       | -55  | +125                                                | °C    |  |
| Input Rise and Fall Slew Rate, dt/dv                        |      | † <del></del>                                       |       |  |
| at 1.5 V to 3 V (AC Types)                                  | 0    | 50                                                  | ns/V  |  |
| at 3.6 V to 5.5 V (AC Types)                                | 0    | 20                                                  | ns/V  |  |
| at 4.5 V to 5.5 V (ACT Types)                               | 0    | 10                                                  | ns/V  |  |

<sup>\*</sup>Unless otherwise specified, all voltages are referenced to ground.

<sup>†</sup> The data output functions may be enabled or disabled by various signals at the OE<sub>AB</sub> or OE<sub>BA</sub> inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.

 <sup>\$</sup>Select control = L: clocks can occur simultaneously.
 \$Select control = H: clocks must be staggered in order to load both registers.

STATIC ELECTRICAL CHARACTERISTICS: AC Series

| . •                              |                 |                                             |                        |                 |                    | AMBIEN             | TEMPE              | RATURE             | (T <sub>A</sub> ) - ° | С .                |         |  |
|----------------------------------|-----------------|---------------------------------------------|------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|-----------------------|--------------------|---------|--|
| CHARACTERIST                     | ICS             | TEST CO                                     | NDITIONS               | V <sub>cc</sub> | +:                 | 25                 | -40't              | o +85              | -55 to                | +125               | UNITS   |  |
|                                  |                 | V,<br>(V).                                  | l <sub>o</sub><br>(mA) | (V)             | MIN.               | MAX.               | MIN.               | MAX.               | MIN.                  | MAX.               |         |  |
| High-Level Input<br>Voltage      | V <sub>IH</sub> |                                             |                        | 1.5<br>3<br>5.5 | 1.2<br>2.1<br>3.85 |                    | 1.2<br>2.1<br>3.85 |                    | 1.2<br>2.1<br>3.85    |                    | v       |  |
| Low-Level Input<br>Voltage       | Vil             |                                             |                        | 1.5<br>3<br>5.5 |                    | 0.3<br>0.9<br>1.65 | _                  | 0.3<br>0.9<br>1.65 | =                     | 0.3<br>0.9<br>1.65 | V       |  |
| High-Level Output                |                 |                                             | -0.05                  | 1.5             | 1.4                |                    | 1.4                | _                  | 1.4                   |                    |         |  |
| Voltage                          | V <sub>OH</sub> | VIH                                         | -0.05                  | 3               | 2.9                | <u> </u>           | 2.9                | _                  | 2.9                   |                    | ]       |  |
| ,                                |                 | or                                          | -0.05                  | 4.5             | 4.4                | _                  | 4.4                | _                  | 4.4                   |                    |         |  |
|                                  |                 | V <sub>iL</sub>                             | -4                     | 3               | 2.58               |                    | 2.48               | _                  | 2.4                   |                    | ) v     |  |
|                                  |                 |                                             | -24                    | 4.5             | 3.94               | _                  | 3.8                | _                  | 3.7                   |                    |         |  |
|                                  |                 | #, * }                                      | -75                    | 5.5             | _                  |                    | 3.85               |                    |                       |                    | ]       |  |
|                                  |                 |                                             | -50                    | 5.5             |                    | _                  |                    |                    | 3.85                  |                    | <u></u> |  |
| Low-Level Output                 |                 |                                             | 0.05                   | 1.5             |                    | 0.1                |                    | 0.1                |                       | 0.1                |         |  |
| Voltage                          | V <sub>OL</sub> | VOL                                         | V <sub>IH</sub>        | 0.05            | 3                  |                    | 0.1                |                    | 0.1                   | -                  | 0.1     |  |
|                                  |                 | or                                          | 0.05                   | 4.5             |                    | 0.1                |                    | 0.1                |                       | 0.1                |         |  |
|                                  |                 | VıL                                         | 12                     | 3               |                    | 0.36               |                    | 0.44               |                       | 0.5                | ) v     |  |
|                                  | !               |                                             | 24                     | 4.5             |                    | 0.36               |                    | 0.44               |                       | 0.5                |         |  |
|                                  |                 | #, * {                                      | 75                     | 5.5             |                    |                    |                    | 1.65               |                       |                    | ]       |  |
|                                  |                 | (                                           | 50                     | 5.5             | _                  |                    | <u> </u>           |                    |                       | 1.65               |         |  |
| Input Leakage<br>Current         | l <sub>t</sub>  | V <sub>cc</sub><br>or<br>GND                |                        | 5.5             | _                  | ±0.1               |                    | ±1                 | _                     | ±1                 | μΑ      |  |
| 3-State<br>Leakage<br>Current    | łoz             | VIH<br>or<br>VIL<br>Vo=<br>Vcc<br>or<br>GND |                        | 5.5             |                    | ±0.5               |                    | ±5                 |                       | ±10                | μΑ      |  |
| Quiescent Supply<br>Current, MSI | Icc             | V <sub>cc</sub><br>or<br>GND                | 0                      | 5.5             | _                  | 8                  |                    | 80                 |                       | 160                | μΑ      |  |

<sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.

<sup>\*</sup>Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

#### STATIC ELECTRICAL CHARACTERISTICS: ACT Series

|                                                                                  |                 |                                             |                        |                  | AMBIEN   | T TEMPE | RATURE | (T <sub>A</sub> ) - ° | С      |          |       |
|----------------------------------------------------------------------------------|-----------------|---------------------------------------------|------------------------|------------------|----------|---------|--------|-----------------------|--------|----------|-------|
| CHARACTERISTI                                                                    | CS              | TEST COM                                    | NDITIONS               | V <sub>cc</sub>  | +        | 25      | -40 t  | o +85                 | -55 to | +125     | UNITS |
|                                                                                  |                 | V,<br>(V)                                   | l <sub>o</sub><br>(mA) | (V)              | MIN.     | MAX.    | MIN.   | MAX.                  | MIN.   | MAX.     |       |
| High-Level Input<br>Voltage                                                      | V <sub>IH</sub> |                                             |                        | 4.5<br>to<br>5.5 | 2        | _       | 2      | · —                   | 2      |          | v     |
| Low-Level Input<br>Voltage                                                       | ViL             |                                             | •                      | 4.5<br>to<br>5.5 |          | 0.8     |        | 0.8                   | _      | 0.8      | v     |
| High-Level Output                                                                |                 | V <sub>IH</sub>                             | -0.05                  | 4.5              | 4.4      | _       | 4.4    |                       | 4.4    | <u> </u> |       |
| Voltage                                                                          | V <sub>OH</sub> | or<br>V <sub>IL</sub>                       | -24                    | 4.5              | 3.94     |         | 3.8    |                       | 3.7    |          | ]     |
|                                                                                  |                 | #, * {                                      | -75                    | 5.5              |          |         | 3.85   | -                     |        | [        | V     |
|                                                                                  |                 | "' ℓ                                        | -50                    | 5.5              |          |         |        | _                     | 3.85   | _        |       |
| Low-Level Output                                                                 |                 | V <sub>IH</sub>                             | 0.05                   | 4.5              | –        | 0.1     | -      | 0.1                   | -      | 0.1      |       |
| Voltage                                                                          | Vol             | or<br>V <sub>IL</sub>                       | 24                     | 4.5              | <u> </u> | 0.36    | _      | 0.44                  |        | 0.5      | 1 v   |
|                                                                                  |                 | #, * {                                      | 75                     | 5.5              | _        | _       | _      | 1.65                  | _      | _        | 1     |
|                                                                                  |                 | <b>"</b> '                                  | 50                     | 5.5              | _        |         |        |                       | _      | 1.65     | 1     |
| Input Leakage<br>Current                                                         | ŀı              | V <sub>cc</sub><br>or<br>GND                |                        | 5.5              | _        | ±0.1    | _      | ±1                    | _      | ±1       | μΑ    |
| 3-State<br>Leakage<br>Current                                                    | loz             | VIH<br>or<br>VIL<br>Vo=<br>Vcc<br>or<br>GND |                        | 5.5              | _        | ±0.5    | _      | ±5                    | _      | ±10      | μΑ    |
| Quiescent Supply<br>Current, MSI                                                 | lcc             | V <sub>cc</sub><br>or<br>GND                | 0                      | 5.5              | _        | 8       | _      | 80                    | _      | 160      | μΑ    |
| Additional Quiescent S<br>Current per Input Pi<br>TTL Inputs High<br>1 Unit Load |                 | V <sub>cc</sub> -2.1                        |                        | 4.5<br>to<br>5.5 |          | 2.4     | _      | 2.8                   |        | 3        | mA    |

<sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.
\*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

#### **ACT INPUT LOADING TABLE**

| INPUT            | UNIT LOAD* |  |  |  |  |  |
|------------------|------------|--|--|--|--|--|
| CAB, CBA         | 1.25       |  |  |  |  |  |
| SAB, SBA         | 1.2        |  |  |  |  |  |
| OE <sub>AB</sub> | 0.67       |  |  |  |  |  |
| OE <sub>BA</sub> | 1.17       |  |  |  |  |  |
| An, Bn           | 0.4        |  |  |  |  |  |

\*Unit load is ΔI<sub>CC</sub> limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25°C.

PREREQUISITE FOR SWITCHING: AC Series

|                              |                  | V <sub>cc</sub><br>(V) | AMBI             | ENT TEMPE | RATURE (1        | 'Y) - °C |     |
|------------------------------|------------------|------------------------|------------------|-----------|------------------|----------|-----|
| CHARACTERISTICS              | SYMBOL           |                        | -40 1            | o +85     | -55 to           | UNITS    |     |
|                              |                  |                        | MIN.             | MAX.      | MIN.             | MAX.     | ].  |
| Max. Frequency               | f <sub>max</sub> | 1.5<br>3.3*<br>5†      | 11<br>101<br>143 |           | 10<br>89<br>125  |          | MHz |
| Setup Time<br>Data to Clock  | tsu              | 1.5<br>3.3<br>5        | 27<br>3.1<br>2.2 | =         | 31<br>3.5<br>2.5 |          | ns  |
| Hold Time<br>Data to Clock   | t <sub>H</sub>   | 1.5<br>3.3<br>5        | 2 2 2            | =         | 2<br>2<br>2      |          | ns  |
| Clock Pulse<br>Data to Clock | tw               | 1.5<br>3.3<br>5        | 44<br>4.9<br>3.5 | =         | 50<br>5.6<br>4   |          | ns  |

\*3.3 V: min. is @ 3 V †5 V; min. is @ 4.5 V

SWITCHING CHARACTERISTICS: AC Series; t., t. = 3 ns, CL = 50 pF

|                                                                                                                     |                                                       |                                      | AMBI                     | ENT TEMPE                                  | RATURE (                      | Γ <sub>Λ</sub> ) - °C                      |       |
|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------|--------------------------|--------------------------------------------|-------------------------------|--------------------------------------------|-------|
| CHARACTERISTICS                                                                                                     | SYMBOL                                                | V <sub>cc</sub>                      | -40                      | to +85                                     | -55 t                         | o +125                                     | UNITS |
| O MAIN TERMOTION                                                                                                    | 01002                                                 | (V)                                  | MIN.                     | MAX.                                       | MIN.                          | MAX.                                       | 7     |
| Propagation Delays: Store A Data to B Bus Store B Data to A Bus 652 Store A Data to B Bus Store B Data to A Bus 651 | tры<br>tры<br>tры<br>tры                              | 1.5<br>3.3*<br>5†<br>1.5<br>3.3<br>5 | 4.8<br>3.5<br>4.8<br>3.5 | 154<br>17.1<br>12.3<br>154<br>17.1<br>12.3 | 4.7<br>3.4<br>-<br>4.7<br>3.4 | 169<br>18.9<br>13.5<br>169<br>18.9<br>13.5 | ns    |
| A Data to B Bus<br>B Data to A Bus<br>652                                                                           | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 1.5<br>3.3<br>5                      | 4 2.8                    | 125<br>14<br>10                            | 3.9<br>2.8                    | 138<br>15.4<br>11                          | ns    |
| A Data to B Bus B Data to A Bus 651                                                                                 | telh<br>tehl                                          | 1.5<br>3.3<br>5                      | -<br>4<br>2.8            | 125<br>14<br>10                            | 3.9<br>2.8                    | 138<br>15.4<br>11                          | ns    |
| Select to Data<br>652                                                                                               | telm<br>tem                                           | 1.5<br>3.3<br>5                      | 4.3<br>3.1               | 136<br>15.3<br>10.9                        | 4.2<br>3                      | 150<br>16.8<br>12                          | ns    |
| Select to Data<br>651                                                                                               | tplH<br>tpHL                                          | 1.5<br>3.3<br>5                      | 4.3<br>3.1               | 136<br>15.3<br>10.9                        | 4.2<br>3                      | 150<br>16.8<br>12                          | ns    |
| 3-State Enabling/ Disabling Time Bus to Output or Register to Output                                                | tezl<br>tezh<br>telz<br>tenz                          | 1.5<br>3.3<br>5                      | 5.2<br>3.5               | 154<br>18.4<br>12.3                        | 5.1<br>3.4                    | 169<br>20.2<br>13.5                        | ns    |
| Power Dissipation Capacitance                                                                                       | CPD§                                                  | _                                    | 150                      | Тур.                                       | 150                           | Тур.                                       | pF    |
| Min. (Valley)  During Switching of Other Outputs (Output Under Test Not Switching)                                  | V <sub>OHV</sub><br>V <sub>OHV</sub><br>See<br>Fig. 1 | 5                                    |                          | V                                          |                               |                                            |       |
| Max. (Peak) During Switching of Other Outputs (Output Under Test Not Switching)                                     | Vol.P<br>See<br>Fig. 1                                | 5                                    | 1 Typ. @ 25°C            |                                            |                               |                                            | ٧     |
| Input Capacitance                                                                                                   | C <sub>1</sub>                                        |                                      |                          | 10                                         |                               | 10                                         | pF    |
| 3-State Output Capacitance                                                                                          | Co                                                    | _                                    |                          | 15                                         |                               | 15                                         | pF    |

\*3 3 V: min, is @ 3.6 V max. is @ 3 V

†5 V: min. is @ 5.5 V max. is @ 4.5 V  $C_{PD}$  is used to determine the dynamic power consumption, per package.  $P_D = V_{CC}^2 C_{PD} f_i + \Sigma (V_{CC}^2 C_L f_o)$  where  $f_i =$  input frequency

f<sub>o</sub> = output frequency C<sub>L</sub> = output load capacitance

Vcc - supply voltage.

#### PREREQUISITE FOR SWITCHING: ACT Series

|                             |                  | V <sub>cc</sub><br>(V) | AMBI  |       |        |       |     |
|-----------------------------|------------------|------------------------|-------|-------|--------|-------|-----|
| CHARACTERISTICS             | SYMBOL           |                        | -40 t | o +85 | -55 to | UNITS |     |
|                             |                  | (*/                    | MIN.  | MAX.  | MIN.   | MAX.  |     |
| Max. Frequency              | f <sub>max</sub> | 5*                     | 125   | _     | 110    | _     | MHz |
| Setup Time<br>Data to Clock | tsu              | 5                      | 2.2   |       | 2.5    | _     | ns  |
| Hold Time<br>Data to Clock  | t <sub>H</sub>   | 5                      | 2     | -     | 2      | _     | ns  |
| Clock Pulse<br>Width        | tw               | 5                      | 3.9   | _     | 4.5    | _     | ns  |

<sup>\*5</sup> V: min. is @ 4.5 V

### SWITCHING CHARACTERISTICS: ACT Series; $t_{\rm r},\,t_{\rm f}$ = 3 ns, $C_{\rm L}$ = 50 pF

|                                                                                    |                                                       |                 | AMBI          | ENT TEMP | ERATURE ( | T <sub>A</sub> ) - °C |       |
|------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------|---------------|----------|-----------|-----------------------|-------|
| CHARACTERISTICS                                                                    | SYMBOL                                                | V <sub>cc</sub> | -40           | to +85   | -55 t     | o +125                | UNITS |
| · · · · · · · · · · · · · · · · · · ·                                              |                                                       | (V)             | MIN.          | MAX.     | MIN.      | MAX.                  |       |
| Propagation Delays:<br>Store A Data to B Bus<br>Store B Data to A Bus<br>652       | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 5*              | 4             | 14.1     | 3.9       | 15.5                  | ns    |
| Store A Data to B Bus Store B Data to A Bus 651                                    | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 5               | 4             | 14.1     | 3.9       | 15.5                  | ns    |
| A Data to B Bus<br>B Data to A Bus<br>652                                          | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 5               | 3.2           | 11.4     | 3.1       | 12.5                  | ns    |
| Ā Data to B Bus<br>B Data to A Bus<br>651                                          | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 5               | 3.2           | 11.4     | 3.1       | 12.5                  | ns    |
| Select to Data<br>652                                                              | t <sub>PLH</sub><br>t <sub>PHL</sub>                  | 5               | 3.7           | 13.2     | 3.6       | 14.5                  | ns    |
| Select to Data<br>651                                                              | t <sub>PEH</sub><br>t <sub>PHL</sub>                  | 5               | 4             | 14.1     | 3.9       | 15.5                  | ns    |
| 3-State Enabling/ Disabling Time Bus to Output or Register to Output               | tezi.<br>tezh<br>teiz<br>tenz                         | 5               | 4             | 14.1     | 3.9       | 15.5                  | ns    |
| Power Dissipation Capacitance                                                      | CPO§                                                  | _               | 150           | Тур.     | 150 Typ.  |                       | pF    |
| Min. (Valley)  During Switching of Other Outputs (Output Under Test Not Switching) | V <sub>OH</sub> V <sub>OHV</sub> See Fig. 1           | 5               | 4 Typ. @ 25°C |          |           |                       | v     |
| Max. (Peak) During Switching of Other Outputs (Output Under Test Not Switching)    | V <sub>OLP</sub><br>V <sub>OLP</sub><br>See<br>Fig. 1 | 5               | 1 Typ. @ 25°C |          |           |                       | ٧     |
| Input Capacitance                                                                  | Cı                                                    | -               |               | 10       | _         | 10                    | ρF    |
| 3-State Output Capacitance                                                         | Со                                                    | _               | -             | 15       | _         | 15                    | ρF    |

<sup>\*5</sup> V: min. is @ 5.5 V max. is @ 4.5 V

§C<sub>PD</sub> is used to determine the dynamic power consumption, per package.  $P_D = V_{CC}^2 C_{PD} f_i + \sum V_{CC}^2 C_L f_0 + V_{CC} \Delta I_{CC}$  where  $f_i = input frequency$ 

fo = output frequency

C<sub>L</sub> = output load capacitance V<sub>cc</sub> = supply voltage.



- 1. VOHY AND VOLP ARE MEASURED WITH RESPECT TO A GROUND REFERENCE NEAR THE OUTPUT UNDER TEST.

  2. INPUT PULSES HAVE THE FOLLOWING CHARACTERISTICS: PRR © 1 MHZ, \$\frac{1}{2}\$ on \$\frac{1}{2}\$ of \$\scrt{2}\$ of \$\scr
- IC SHOULD BE SOLDERED INTO TEST BOARD AND BYPASSED WITH 0.1 JF CAPACITOR. SCOPE AND PROBES REQUIRE 700-MHz BANDWIDTH.

9205-42406

Fig. 1 - Simultaneous switching transient waveforms.



Fig. 2 - Three-state propagation delay waveforms and test circuit.



Fig. 3 - Propagation delay times.



Fig. 4 - Data setup and hold times.



Fig. 5 - Test circuit.

|                              | CD54/74AC           | CD54/74ACT          |
|------------------------------|---------------------|---------------------|
| Input Level                  | Vcc                 | 3 V                 |
| Input Switching Voltage, Vs  | 0.5 V <sub>cc</sub> | 1.5 V               |
| Output Switching Voltage, Vs | 0.5 V <sub>cc</sub> | 0.5 V <sub>cc</sub> |

www.ti.com 7-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                |                       |      | (4)                           | (5)                        |              |                  |
| CD74AC652M            | Obsolete | Production    | SOIC (DW)   24 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | AC652M           |
| CD74AC652M96          | Active   | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC652M           |
| CD74AC652M96.A        | Active   | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC652M           |
| CD74ACT652M           | Obsolete | Production    | SOIC (DW)   24 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | ACT652M          |
| CD74ACT652M96         | Active   | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ACT652M          |
| CD74ACT652M96.A       | Active   | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ACT652M          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Oct-2025

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74AC652M96  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74ACT652M96 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC652M96  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD74ACT652M96 | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated