









CD54AC574, CD74AC574, CD54ACT574, CD74ACT574 SCHS292A - DECEMBER 1998 - REVISED MAY 2024

# CDx4AC574, CDx4ACT574 Octal D-Type Flip-Flop, 3-State Positive-Edge-Triggered

### 1 Features

- SCR-latchup-resistant CMOS process and circuit
- Speed of bipolar FAST\*/AS/S with significantly reduced power consumption
- Balanced propagation delays
- AC types feature 1.5V to 5.5V operation and balanced noise immunity at 30% of the supply
- ± 24mA output drive current
  - Fanout to 15 FAST\* ICs
  - Drives 50ohm transmission lines

# 2 Description

The CDx4AC574 and the CDx4ACT574 octal D-type, 3-state, positive-edge-triggered flip-flops use the RCA ADVANCED CMOS technology.

#### **Device Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2)  | BODY SIZE(3)     |
|---------------|------------------------|------------------|------------------|
| CDx4AC/ACT574 | DW (SOIC, 20)          | 12.80mm × 10.3mm | 12.80mm × 7.50mm |
| CDX4AC/AC13/4 | N (PDIP, 20)           | 24.33mm × 9.4mm  | 24.33mm × 6.35mm |

- For all available packages, see Section 10. (1)
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



**Functional Block Diagram** 



# **Table of Contents**

| 1 Features1                                        | 6.1 Overview                                        | <b>1</b> 1 |
|----------------------------------------------------|-----------------------------------------------------|------------|
| 2 Description1                                     | 6.2 Functional Block Diagram                        | 11         |
| 3 Pin Configuration and Functions3                 | 6.3 Device Functional Modes                         | 11         |
| 4 Specifications4                                  | 7 Application and Implementation                    | 12         |
| 4.1 Absolute Maximum Ratings4                      | 7.1 Power Supply Recommendations                    | 12         |
| 4.2 ESD Ratings4                                   | 7.2 Layout                                          | 12         |
| 4.3 Recommended Operating Conditions4              | 8 Device and Documentation Support                  | 13         |
| 4.4 Thermal Information4                           | 8.1 Documentation Support (Analog)                  | 13         |
| 4.5 Static Electrical Characteristics: AC Series5  | 8.2 Receiving Notification of Documentation Updates | 13         |
| 4.6 Static Electrical Characteristics: ACT Series5 | 8.3 Support Resources                               | 13         |
| 4.7 Prerequisite for Switching: AC Series6         | 8.4 Trademarks                                      | 13         |
| 4.8 Switching Characteristics: AC Series7          | 8.5 Electrostatic Discharge Caution                 | 13         |
| 4.9 Prerequisite for Switching: ACT Series7        | 8.6 Glossary                                        | 13         |
| 4.10 Switching Characteristics: ACT Series7        | 9 Revision History                                  | 13         |
| 5 Parameter Measurement Information9               | 10 Mechanical, Packaging, and Orderable             |            |
| 6 Detailed Description11                           | Information                                         | 14         |
|                                                    |                                                     |            |



# 3 Pin Configuration and Functions



Figure 3-1. CDx4AC/ACT574 DW Package, 20-Pin SOIC; N Package, 20-Pin PDIP (Top View)

**Table 3-1. Pin Functions** 

|                 | PIN | TYPE | DESCRIPTION       |
|-----------------|-----|------|-------------------|
| NAME            | NO. | ITPE | DESCRIPTION       |
| ŌĒ              | 1   | I    | Active low enable |
| 1Q              | 2   | 0    | Data output       |
| 1D              | 3   | I    | Data input        |
| 2D              | 4   | I    | Data input        |
| 2Q              | 5   | 0    | Data output       |
| 3Q              | 6   | 0    | Data output       |
| 3D              | 7   | I    | Data input        |
| 4D              | 8   | I    | Data input        |
| 4Q              | 9   | 0    | Data output       |
| GND             | 10  | -    | Ground pin        |
| CLK             | 11  | I    | Clock pin         |
| 5Q              | 12  | 0    | Data output       |
| 5D              | 13  | I    | Data input        |
| 6D              | 14  | I    | Data input        |
| 6Q              | 15  | 0    | Data output       |
| 7Q              | 16  | 0    | Data output       |
| 7D              | 17  | I    | Data input        |
| 8D              | 18  | I    | Data input        |
| 8Q              | 19  | 0    | Data output       |
| V <sub>CC</sub> | 20  | -    | Power pin         |



# 4 Specifications

## 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                          |                                                             | MIN  | MAX  | UNIT              |
|------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-------------------|
| V <sub>CC</sub>  | Supply-voltage                                                           |                                                             | -0.5 | 6    | V                 |
| I <sub>IK</sub>  | Input diode current                                                      | $(V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V})$   |      | ±20  | mA                |
| I <sub>Ok</sub>  | Output diode current                                                     | (V <sub>o</sub> < -0.5 V or Vo > V <sub>CC</sub> + 0.5 V)   |      | ±50  | mA                |
| Io               | Output source or sink current per output pin                             | $(V_O > -0.5 \text{ V or } V_O < V_{CC} \pm 0.5 \text{ V})$ |      | ±50  | mA                |
|                  | V <sub>CC</sub> or ground current (I <sub>CC</sub> or I <sub>GND</sub> ) |                                                             |      | ±100 | mA <sup>(2)</sup> |
| T <sub>stg</sub> | Storage temperature                                                      |                                                             | -65  | +150 | °C                |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 4.2 ESD Ratings

|                    |                         |                                                                             | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 4.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                                 | CHARACTERISTIC                                                              | MIN | MAX             | UNIT |
|---------------------------------|-----------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub> (2)             | Supply-voltage range: (For T <sub>A</sub> = full package-temperature range) |     |                 |      |
|                                 | AC types                                                                    | 1.5 | 5.5             | V    |
|                                 | ACT types                                                                   | 4.5 | 5.5             | V    |
| V <sub>I</sub> , V <sub>O</sub> | Input or output voltage                                                     | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating temperature                                                       | -55 | + 125           | °C   |
|                                 | Input rise and fall slew rate                                               |     |                 |      |
| dt/dv                           | at 1.5 V to 3 V (AC types)                                                  | 0   | 50              | ns/V |
| di/dv                           | at 3.6 V to 5.5 V (AC types)                                                | 0   | 20              | ns/V |
|                                 | at 4.5 V to 5.5 V (ACT types)                                               | 0   | 10              | ns/V |

<sup>(1)</sup> All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report: Implications of Slow or FLoating CMOS Inputs.

#### 4.4 Thermal Information

|                 |                                        | CDx4A0  | C/ACT574 |      |
|-----------------|----------------------------------------|---------|----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          |         | N (PDIP) | UNIT |
|                 |                                        | 20 PINS | 20 PINS  |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 101.2   | 50       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> For up to 4 outputs per device; add ± 25 mA for each additional output.

<sup>(2)</sup> Unless otherwise specified, all voltages are referenced to ground.



## 4.5 Static Electrical Characteristics: AC Series

|                 |                                  | TE                                                      | ST                  |                     |          | AMBIEN | T TEMPER | ATURE ( | T <sub>A</sub> ) - °C |      |      |
|-----------------|----------------------------------|---------------------------------------------------------|---------------------|---------------------|----------|--------|----------|---------|-----------------------|------|------|
|                 | CHARACTERISTICS                  | CONDI                                                   | TIONS               | V <sub>CC</sub> (V) | +25      | ;      | -40 to + | -85     | -55 to +              | 125  | UNIT |
|                 |                                  | V <sub>I</sub> (V)                                      | I <sub>O</sub> (mA) |                     | MIN      | MAX    | MIN      | MAX     | MIN                   | MAX  |      |
|                 |                                  |                                                         |                     | 1.5                 | 1.2      | _      | 1.2      | _       | 1.2                   |      |      |
| V <sub>IH</sub> | High-Level Input Voltage         |                                                         |                     | 3                   | 2.1      | _      | 2.1      | _       | 2.1                   | _    | V    |
|                 |                                  |                                                         |                     | 5.5                 | 3.85     | -      | 3.85     | _       | 3.85                  | _    |      |
|                 |                                  |                                                         |                     | 1.5                 | _        | 0.3    | _        | 0.3     |                       | 0.3  |      |
| V <sub>IL</sub> | Low-Level Input Voltage          |                                                         |                     | 3                   | _        | 0.9    | _        | 0.9     |                       | 0.9  | V    |
|                 |                                  |                                                         | 5.5                 | _                   | 1.65     | _      | 1.65     | _       | 1.65                  |      |      |
|                 |                                  |                                                         | -0.05               | 1.5                 | 1.4      | -      | 1.4      | _       | 1.4                   |      |      |
|                 |                                  |                                                         | -0.05               | 3                   | 2.9      | -      | 2.9      | _       | 2.9                   | _    |      |
| V <sub>OH</sub> |                                  | \                                                       | -0.05               | 4.5                 | 4.4      | _      | 4.4      | _       | 4.4                   | _    | V    |
|                 | High-Level Output Voltage        | V <sub>IH</sub> or V <sub>IL</sub> (1) <sub>,</sub> (2) | -4                  | 3                   | 2.58     | -      | 2.48     | _       | 2.4                   | _    |      |
|                 |                                  |                                                         | -24                 | 4.5                 | 3.94     | -      | 3.8      | _       | 3.7                   | _    |      |
|                 |                                  |                                                         | -75                 | 5.5                 |          | _      | 3.85     | _       | _                     | _    |      |
|                 |                                  |                                                         | -50                 | 5.5                 | _        |        | _        | _       | 3.85                  | _    |      |
|                 |                                  |                                                         | 0.05                | 1.5                 |          | 0.1    |          | 0.1     | _                     | 0.1  |      |
|                 |                                  |                                                         | 0.05                | 3                   |          | 0.1    |          | 0.1     | _                     | 0.1  |      |
|                 |                                  | \/ -=\/                                                 | 0.05                | 4.5                 | <u> </u> | 0.1    |          | 0.1     | _                     | 0.1  |      |
| V <sub>OL</sub> | Low-Level Output Voltage         | $V_{IH}$ or $V_{IL}$ (1), (2)                           | 12                  | 3                   | _        | 0.36   | _        | 0.44    | _                     | 0.5  | V    |
|                 |                                  |                                                         | 24                  | 4.5                 | _        | 0.36   | _        | 0.44    | _                     | 0.5  |      |
|                 |                                  |                                                         | 75                  | 5.5                 |          | _      |          | 1.65    | _                     | _    |      |
|                 |                                  |                                                         | 50                  | 5.5                 | <u> </u> | _      |          | _       | _                     | 1.65 |      |
| II              | Input Leakage Current            | V <sub>CC</sub> or<br>GND                               |                     | 5.5                 | _        | ±0.1   | _        | ±1      | _                     | ±1   | μΑ   |
| I <sub>OZ</sub> | 3-State Leakage Current          | $V_{IH}$ or $V_{IL}$<br>$V_{O} = V_{CC}$<br>or GND      |                     | 5.5                 | _        | ±0.5   | _        | ±5      | _                     | ±10  | μΑ   |
| I <sub>CC</sub> | Quiescent Supply Current,<br>MSI | V <sub>CC</sub> or<br>GND                               | 0                   | 5.5                 | _        | 8      | _        | 80      | _                     | 160  | μΑ   |

<sup>(1)</sup> Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.

## 4.6 Static Electrical Characteristics: ACT Series

|                           |                                           | TEST CONDITIONS                    |                     |               | AMBIENT TEMPERATURE (T <sub>A</sub> ) - °C |     |            |     |             |     |      |
|---------------------------|-------------------------------------------|------------------------------------|---------------------|---------------|--------------------------------------------|-----|------------|-----|-------------|-----|------|
|                           | CHARACTERISTICS                           |                                    | V <sub>CC</sub> (\  |               | / <sub>CC</sub> (V) +25                    |     | -40 to +85 |     | -55 to.+125 |     | UNIT |
|                           |                                           | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) |               | MIN                                        | MAX | MIN        | MAX | MIN         | MAX | UNIT |
| V <sub>IH</sub>           | High-Level Input Voltage                  |                                    |                     | 4.5 to<br>5.5 | 2                                          | _   | 2          | _   | 2           | _   | V    |
| V <sub>IL</sub>           | Low-Level Input Voltage                   |                                    |                     | 4.5 to<br>5.5 | _                                          | 0.8 |            | 0.8 | _           | 0.8 | V    |
|                           |                                           |                                    | -0.05               | 4.5           | 4.4                                        | _   | 4.4        | _   | 4.4         | _   |      |
| \ <u>\</u>                | V <sub>OH</sub> High-Level Output Voltage | V <sub>IH</sub> or V <sub>IL</sub> | -24                 | 4.5           | 3.94                                       | _   | 3.8        | _   | 3.7         | _   | V    |
| VOH Tiigii-Level Output V |                                           | (1), (2)                           | -75                 | 5.5           | _                                          | _   | 3.85       | _   | _           | _   | V    |
|                           |                                           |                                    | -50                 | 5.5           | _                                          | _   | _          | _   | 3.85        | _   |      |

<sup>(2)</sup> Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C. 75 ohms at +125°C.



|                                       |                                                         | TEST CON                                           | IDITIONS            |                     |     | AMBIEN | T TEMPER   | ATURE | (T <sub>A</sub> ) - °C |      |      |
|---------------------------------------|---------------------------------------------------------|----------------------------------------------------|---------------------|---------------------|-----|--------|------------|-------|------------------------|------|------|
|                                       | CHARACTERISTICS                                         | IESI CON                                           | פאטווומו            | V <sub>cc</sub> (V) | +25 |        | -40 to +85 |       | -55 to.+125            |      | UNIT |
|                                       |                                                         | V <sub>I</sub> (V)                                 | I <sub>O</sub> (mA) |                     | MIN | MAX    | MIN        | MAX   | MIN                    | MAX  | UNII |
|                                       |                                                         |                                                    | 0.05                | 4.5                 | _   | ±0.1   | _          | ±.1   | _                      | ±.1  |      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Low-Level Output Voltage                                | V <sub>IH</sub> or V <sub>IL</sub>                 | 24                  | 4.5                 | _   | 0.36   | _          | 0.44  | _                      | 0.5  | V    |
| V <sub>OL</sub>                       | Low-Level Output voltage                                | (1) (2)                                            | 75                  | 5.5                 | _   | _      |            | 1.65  | _                      | _    | v    |
|                                       |                                                         |                                                    | 50                  | 5.5                 | _   | _      |            | _     | _                      | 1.65 |      |
| I                                     | Input Leakage Current                                   | V <sub>CC</sub> or<br>GND                          |                     | 5.5                 | _   | ±0.1   | _          | ±1    | _                      | ±1   | μΑ   |
| l <sub>OZ</sub>                       | 3-State Leakage Current                                 | $V_{IH}$ or $V_{IL}$<br>$V_{O} = V_{CC}$<br>or GND |                     | 5.5                 | _   | ±0.5   | _          | ±5    | _                      | ±10  | μΑ   |
| I <sub>CC</sub>                       | Quiescent Supply Current, MSI                           | V <sub>CC</sub> or<br>GND                          | 0                   | 5.5                 | _   | 8      | _          | 80    | _                      | 160  | μΑ   |
| ΔI <sub>CC</sub>                      | Additional Quiescent<br>Supply Current per Input<br>Pin | V <sub>CC</sub> -2.1                               | -2 1                | 4.5 to              | _   | 2.4    |            | 2.8   | _                      | 3    | mA   |
|                                       | TTL Inputs High                                         | 1,00 =.1                                           |                     | 5.5                 |     |        |            |       |                        |      |      |
|                                       | 1 Unit Load                                             |                                                    |                     |                     |     |        |            |       |                        |      |      |

<sup>(1)</sup> Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.

**Table 4-1. Act Input Loading Table** 

| •                |                           |
|------------------|---------------------------|
| INPUT            | UNIT LOADS <sup>(1)</sup> |
| D, <del>OE</del> | 0-7                       |
| СР               | 1.17                      |

Unit load is Al<sub>CC</sub> limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25°C.

# 4.7 Prerequisite for Switching: AC Series

|                  |                          |                     | AMBIENT    | TEMPER | RATURE (T <sub>A</sub> ) -°C | ;   |      |
|------------------|--------------------------|---------------------|------------|--------|------------------------------|-----|------|
| SYMBOL           | CHARACTERISTICS          | V <sub>CC</sub> (V) | -40 to +85 | 5      | -55 to +125                  |     | UNIT |
|                  |                          |                     | MIN        | MAX    | MIN                          | MAX |      |
|                  |                          | 1.5                 | 44         | _      | 50                           | _   |      |
| t <sub>W</sub>   | Clock Pulse Width        | 3.3(1)              | 4.9        | _      | 5.6                          | _   | ns   |
|                  |                          | 5 <sup>(2)</sup>    | 3.5        | _      | 4                            | _   |      |
|                  | Setup Time Data to Clock | 1.5                 | 2          | _      | 2                            | _   |      |
| t <sub>SU</sub>  |                          | 3.3                 | 2          | -      | 2                            | _   | ns   |
|                  |                          | 5                   | 2          | _      | 2                            | _   |      |
|                  |                          | 1.5                 | 2          | -      | 2                            | _   |      |
| t <sub>H</sub>   | Hold Time Data to Clock  | 3.3                 | 2          | _      | 2                            | _   | ns   |
|                  |                          | 5                   | 2          | _      | 2                            | _   |      |
|                  |                          | 1.5                 | 11         | _      | 10                           | _   | MHz  |
| f <sub>MAX</sub> | Maximum Clock Frequency  | 3.3                 | 101        | -      | 89                           | _   |      |
|                  |                          | 5                   | 143        | _      | 125                          | _   |      |

<sup>(1) 3.3</sup> V; min. is @ 3 V

<sup>(2)</sup> Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at + 125°C.

<sup>(2) 5</sup> V: min. is @ 4.5 V



# 4.8 Switching Characteristics: AC Series

 $_{r} t_{l} = 3 \text{ ns}, C_{L} = 50 \text{ pF}$ 

|                                   |                                                                     |                     | AMBIEN'      | Т ТЕМРЕГ | RATURE ( | T <sub>A</sub> ) -°C |      |  |
|-----------------------------------|---------------------------------------------------------------------|---------------------|--------------|----------|----------|----------------------|------|--|
| SYMBOL                            | CHARACTERISTICS                                                     | V <sub>CC</sub> (V) | -40 to       | +85      | -55 to   | +125                 | UNIT |  |
|                                   |                                                                     |                     | MIN          | MAX      | MIN      | MAX                  |      |  |
|                                   |                                                                     | 1.5                 | _            | 123      | _        | 135                  |      |  |
| t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delays: Clock to Q AC574                                | 3.3(1)              | 4            | 13.7     | 3.8      | 15.1                 | ns   |  |
|                                   |                                                                     | 5 <sup>(2)</sup>    | 2.9          | 9.8      | 2.7      | 10.8                 |      |  |
|                                   |                                                                     | 1.5                 | _            | 128      | _        | 141                  |      |  |
| t <sub>PLH</sub> t <sub>PHL</sub> | Clock to Q AC564                                                    | 3.3                 | 4.1          | 14.4     | 4        | 15.8                 | ns   |  |
|                                   |                                                                     | 5                   | 2.9          | 10.3     | 2.8      | 11.3                 |      |  |
|                                   |                                                                     | 1.5                 | _            | 165      | _        | 181                  |      |  |
| t <sub>PZL</sub> t <sub>PZH</sub> | Output Enable to Q, $\overline{O}$                                  | 3.3                 | 5.6          | 19.2     | 5.5      | 21.8                 | ns   |  |
|                                   |                                                                     | 5                   | 3.7          | 13.2     | 3.6      | 14.5                 |      |  |
|                                   |                                                                     | 1.5                 | _            | 165      | _        | 181                  | ns   |  |
| t <sub>PLZ</sub> t <sub>PHZ</sub> | Output Disable to Q, Q                                              | 3.3                 | 4.7          | 16.5     | 4.5      | 18.1                 |      |  |
|                                   |                                                                     | 5                   | 3.7          | 13.2     | 3.6      | 14.5                 |      |  |
| C <sub>PD</sub> (3)               | Power Dissipation Capacitance                                       | _                   |              | 67 Typ.  |          | 67 Typ.              | pF   |  |
|                                   | Min. (Valley) V <sub>OH</sub>                                       |                     |              | -        |          |                      |      |  |
| $V_{OHV}$                         | During Switching of Other Outputs (Output Under Test Not Switching) | 5                   |              | V        |          |                      |      |  |
|                                   | Max. (Peak) V <sub>OL</sub>                                         |                     |              |          |          |                      |      |  |
| $V_{OLP}$                         | During Switching of Other Outputs (Output Under Test Not Switching) | 5                   | 1 Typ. @25°C |          |          |                      | V    |  |
| C <sub>I</sub>                    | Input Capacitance                                                   | _                   | _            | 10       | _        | 10                   | pF   |  |
| Co                                | 3-State Output Capacitance                                          | _                   | _            | 15       | _        | 15                   | pF   |  |

<sup>(1) 3.3</sup> V: min. is @ 3.6 V

## 4.9 Prerequisite for Switching: ACT Series

|                  |                          |                     | AMBIEN     | O   |           |     |      |
|------------------|--------------------------|---------------------|------------|-----|-----------|-----|------|
| SYMBOL           | CHARACTERISTICS          | V <sub>CC</sub> (V) | -40 to +85 |     | -55 to+12 | :5  | UNIT |
|                  |                          |                     | MIN        | MAX | MIN       | MAX |      |
| t <sub>W</sub>   | Clock Pulse Width        | 5 <sup>(1)</sup>    | 3.9        | _   | 4.5       | _   | ns   |
| t <sub>SU</sub>  | Setup Time Data to Clock | 5                   | 2          | _   | 2         | _   | ns   |
| t <sub>H</sub>   | Hold Time Data to Clock  | 5                   | 2.6        | _   | 3         | _   | ns   |
| f <sub>MAX</sub> | Maximum Clock Frequency  | 5                   | 125        | _   | 110       | _   | MHz  |

<sup>(1) 5</sup> V: min. is @ 4.5 V

# 4.10 Switching Characteristics: ACT Series

 $t_r$ , t, = 3 ns,  $C_L$  - 50 pF

|                                   |                                       |                     | AMBIEN | IT TEMPE | RATURE (T   | A) -°C |       |
|-----------------------------------|---------------------------------------|---------------------|--------|----------|-------------|--------|-------|
| SYMBOL                            | CHARACTERISTICS                       | V <sub>CC</sub> (V) | -40 to | +85      | -55 to +125 |        | UNITS |
|                                   |                                       |                     | MIN    | MAX      | MIN         | MAX    |       |
| t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delays: Clock to Q ACT574 | 5 <sup>(1)</sup>    | 2.9    | 10.2     | 2.8         | 11.2   | ns    |
| t <sub>PLH</sub> t <sub>PHL</sub> | Clock to Q ACT564                     | 5                   | 3      | 10.6     | 2.9         | 11.7   | ns    |

<sup>(2) 5</sup> V: min. is @ 5.5 V

<sup>(3)</sup> C<sub>PD</sub> is used to determine the dynamic power consumption, per flip flop.



 $t_r$ , t, = 3 ns,  $C_L$  - 50 pF

|                                                                     |                                                                                                   |                     | AMBIEN        | IT TEMPE | RATURE (T | <sub>A</sub> ) -°C |       |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|---------------|----------|-----------|--------------------|-------|
| SYMBOL                                                              | CHARACTERISTICS                                                                                   | V <sub>CC</sub> (V) | -40 to        | +85      | -55 to    | +125               | UNITS |
|                                                                     |                                                                                                   |                     | MIN           | MAX      | MIN       | MAX                |       |
| t <sub>PLZ</sub> t <sub>PHZ</sub> t <sub>PZL</sub> t <sub>PZH</sub> | Output Enable and Disable to Q ACT574                                                             | 5                   | 3.7           | 13.2     | 3.6       | 14.5               | ns    |
| t <sub>PLZ</sub> t <sub>PHZ</sub> t <sub>PZL</sub> t <sub>PZH</sub> | Output Enable and Disable to $\overline{\mathbb{Q}}$ ACT564                                       | 5                   | 3.7           | 13.2     | 3.6       | 14.5               | ns    |
| C <sub>PD</sub> (2)                                                 | Power Dissipation Capacitance                                                                     | _                   |               | 67 Typ.  |           | 67 Typ.            | pF    |
| V <sub>OHV</sub>                                                    | Min. (Valley) V <sub>OH</sub> During Switching of Other Outputs (Output Under Test Not Switching) | 5                   | 4 Typ. @25°C  |          |           |                    | V     |
| V <sub>OLP</sub>                                                    | Max. (Peak) V <sub>OL</sub> During Switching of Other Outputs (Output Under Test Not Switching)   | 5                   | 1 Typ. @ 25°C |          |           | V                  |       |
| Cı                                                                  | Input Capacitance                                                                                 | _                   | _             | 10       | _         | 10                 | pF    |
| Co                                                                  | 3-State Output Capacitance                                                                        | _                   | _             | 15       | _         | 15                 | pF    |

<sup>(1) 5</sup> V: min. is @ 5.5 V

<sup>(2)</sup> C<sub>PD</sub> is used to determine the dynamic power consumption, per flip flop.



### **5 Parameter Measurement Information**



- A. V<sub>OHV</sub> AND V<sub>OLP</sub> are measured with respect to a ground REFERENCE NEAR THE OUTPUT UNDER TEST.
- B. INPUT PULSES HAVE THE FOLLOWING CHARACTERISTICS: PRR  $\leq$  1 MHz,  $t_{\rm f}$  = 3 ns,  $t_{\rm f}$  = 3 ns, SKEW 1 ns.
- C. R.F. FIXTURE WITH 700-MHz DESIGN RULES REQUIRED. IC SHOULD BE SOLDERED INTO TEST BOARD AND BYPASSED WITH 0.1  $\mu$ F CAPACITOR. SCOPE AND PROBES REQUIRE 700-MHz BANDWIDTH.
- D. 92CS-42406

Figure 5-1. Simultaneous Switching Transient Waveforms.



Figure 5-2. Three-state Propagation Delay Waveforms and Test Circuit.







9255 42389

Figure 5-3. Propagation Delays Times and Test Circuit.

|                                          | CD54/74AC           | CD54/74ACT          |
|------------------------------------------|---------------------|---------------------|
| Input Level                              | V <sub>CC</sub>     | 3 V                 |
| Input Switching Voltage, V <sub>S</sub>  | 0 5 V <sub>CC</sub> | 1.5 V               |
| Output Switching Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> | 0 5 V <sub>CC</sub> |



# **6 Detailed Description**

### 6.1 Overview

The CD54/74AC574 and the CD54/74ACT574 octal D-type, 3-state, positive-edge-triggered flip-flops use the RCA ADVANCED CMOS technology. The eight flip-flops enter data into their registers on the LOW-to-HIGH transition of the clock (CP). The Output Enable  $(\overline{OE})$  controls the 3-state outputs and is independent of the register operation. When the Output Enable  $(\overline{OE})$  is HIGH, the outputs are in the high-impedance state. The CD54/74AC/ACT574 share the same pin configurations, and the CD54/74AC/ACT574 has non-inverted outputs.

The CD74AC/ACT574 are supplied in 20-lead dual-in-line plastic packages (E suffix) and in 20-lead dual-in-line small-outline plastic packages (M suffix). Both package types are operable over the following temperature ranges: Commercial (0 to 70°C); Industrial (-40 to +85°C); and Extended Industrial/Military (-55 to +125°C).

The CD54AC/ACT574, available in chip form (H suffix), are operable over the -55 to +125°C temperature range.

### 6.2 Functional Block Diagram



### 6.3 Device Functional Modes

Table 6-1. Truth Table

| Output Enable | Latch Enable | Latch Enable Data |   |
|---------------|--------------|-------------------|---|
| L             | Н            | Н                 | Н |
| L             | Н            | L                 | L |
| L             | L            | I                 | L |
| L             | L            | h                 | Н |
| Н             | Х            | Х                 | Z |



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in Section 4.3.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1  $\mu$ F and if there are multiple  $V_{CC}$  terminals, then TI recommends .01  $\mu$ F or .022  $\mu$ F for each power terminal. It is okay to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 7.2 Layout

### 7.2.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$  whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled.



# 8 Device and Documentation Support

## 8.1 Documentation Support (Analog)

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 8-1. Related Links

| PARTS      | PRODUCT FOLDER | ODUCT FOLDER SAMPLE & BUY TECHNICAL DOCUMENTS |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|-----------------------------------------------|------------|---------------------|---------------------|
| CD54AC574  | Click here     | Click here                                    | Click here | Click here          | Click here          |
| CD74AC574  | Click here     | Click here                                    | Click here | Click here          | Click here          |
| CD54ACT574 | Click here     | Click here                                    | Click here | Click here          | Click here          |
| CD74ACT574 | Click here     | Click here                                    | Click here | Click here          | Click here          |

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (December 1998) to Revision A (May 2024)

Page

- Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device
  Functional Modes, Application and Implementation section, Device and Documentation Support section, and
  Mechanical, Packaging, and Orderable Information section



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

8-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                |                       |      | (4)                           | (5)                        |              |                  |
| CD54AC574F3A          | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54AC574F3A     |
| CD54AC574F3A.A        | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54AC574F3A     |
| CD54ACT574F3A         | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54ACT574F3A    |
| CD54ACT574F3A.A       | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54ACT574F3A    |
| CD74AC574E            | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74AC574E       |
| CD74AC574E.A          | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74AC574E       |
| CD74AC574M            | Obsolete | Production    | SOIC (DW)   20 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | AC574M           |
| CD74AC574M96          | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC574M           |
| CD74AC574M96.A        | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC574M           |
| CD74AC574M96G4        | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC574M           |
| CD74ACT574E           | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74ACT574E      |
| CD74ACT574E.A         | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74ACT574E      |
| CD74ACT574M           | Obsolete | Production    | SOIC (DW)   20 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | ACT574M          |
| CD74ACT574M96         | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ACT574M          |
| CD74ACT574M96.A       | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ACT574M          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Nov-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54AC574, CD54ACT574, CD74AC574, CD74ACT574:

Catalog: CD74AC574, CD74ACT574

Military: CD54AC574, CD54ACT574

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Aug-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74AC574M96  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74AC574M96  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74ACT574M96 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 25-Aug-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC574M96  | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CD74AC574M96  | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CD74ACT574M96 | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Aug-2025

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC574E    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC574E.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT574E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT574E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025