











# ADS8350, ADS7850, ADS7250

SBAS580D -MAY 2013-REVISED MARCH 2018

# ADSxx50 Dual, 750-kSPS, 16-, 14-, and 12-Bit, Simultaneous-Sampling, Analog-to-Digital Converters

#### 1 Features

- 16-, 14-, and 12-Bit Pin-Compatible Family
- Simultaneously Samples Two Channels
- Pseudo-Differential Analog Inputs
- Fast Throughput: 750 kSPS
- Excellent DC Performance:
  - Linearity:
    - ADS8350:
       16-Bit NMC DNL, ±2.5 LSB, Max INL
    - ADS7850:
       14-Bit NMC DNL, ±1.5 LSB, Max INL
    - ADS7250:
       12-Bit NMC DNL, ±1 LSB, Max INL
- Excellent AC Performance:
  - ADS8350: 85-dB SNR. –96-dB THD
  - ADS7850: 81-dB SNR, –90-dB THD
  - ADS7250: 73-dB SNR, –88-dB THD
- Simple Serial Interface
- Fully-Specified Over Extended Industrial Temperature Range: –40°C to 125°C
- Small Footprint: WQFN-16 (3 mm x 3 mm)

# 2 Applications

- Motor Control: Position Measurement Using SinCos Encoders
- Optical Networking: EDFA Gain Control Loop
- · Protection Relays
- Power Quality Measurement
- Three-Phase Power Controls
- Programmable Logic Controllers
- Industrial Automation

# 3 Description

The ADS8350, ADS7850, and ADS7250 devices belong to a family of pin-compatible, dual, high-speed, simultaneous-sampling, analog-to-digital converters (ADCs) that support pseudo-differential analog inputs. All devices support a simple serial interface that can operate over a wide power-supply range, enabling easy communication with a large variety of host controllers.

All devices are fully specified over the extended industrial temperature range ( $-40^{\circ}$ C to 125°C) and are available in a pin-compatible, WQFN-16 (3 mm × 3 mm) package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| ADS7250     |           |                   |
| ADS7850     | WQFN (16) | 3.00 mm × 3.00 mm |
| ADS8350     |           |                   |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Functional Block Diagram**





| 1 | Гэ | h  | ما | Λf  | $C_{\Delta}$ | nte | nte  |
|---|----|----|----|-----|--------------|-----|------|
| ı | ıa | IJ | ıe | OI. | CU           | HE  | 1112 |

| 1 | Features 1                                  |    | 7.1 Overview                                        | 20                 |
|---|---------------------------------------------|----|-----------------------------------------------------|--------------------|
| 2 | Applications 1                              |    | 7.2 Functional Block Diagram                        | 20                 |
| 3 | Description 1                               |    | 7.3 Feature Description                             | 21                 |
| 4 | Revision History2                           |    | 7.4 Device Functional Modes                         | 24                 |
| 5 | Pin Configuration and Functions             | 8  | Application and Implementation                      | 26                 |
| 6 | Specifications                              |    | 8.1 Application Information                         | 26                 |
| U | 6.1 Absolute Maximum Ratings                |    | 8.2 Typical Applications                            | 26                 |
|   | 6.2 ESD Ratings                             | 9  | Power Supply Recommendations                        | 33                 |
|   | 6.3 Recommended Operating Conditions        | 10 | Layout                                              |                    |
|   | 6.4 Thermal Information                     |    | 10.1 Layout Guidelines                              | 34                 |
|   | 6.5 Electrical Characteristics: All Devices |    | 10.2 Layout Example                                 |                    |
|   | 6.6 Electrical Characteristics: ADS7250     | 11 | Device and Documentation Support                    | 35                 |
|   | 6.7 Electrical Characteristics: ADS7850     |    | 11.1 Documentation Support                          |                    |
|   | 6.8 Electrical Characteristics: ADS8350     |    | 11.2 Related Links                                  | 35                 |
|   | 6.9 Timing Requirements 9                   |    | 11.3 Receiving Notification of Documentation Update | es <mark>35</mark> |
|   | 6.10 Switching Characteristics              |    | 11.4 Community Resources                            | 35                 |
|   | 6.11 Typical Characteristics: ADS7250       |    | 11.5 Trademarks                                     | 35                 |
|   | 6.12 Typical Characteristics: ADS7850       |    | 11.6 Electrostatic Discharge Caution                | 35                 |
|   | 6.13 Typical Characteristics: ADS8350       |    | 11.7 Glossary                                       | 35                 |
|   | 6.14 Typical Characteristics: All Devices   | 12 | Mechanical, Packaging, and Orderable                |                    |
| 7 | Detailed Description                        |    | Information                                         | 36                 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С        | hanges from Revision C (June 2014) to Revision D                                                                             | Page |
|----------|------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed ESD Ratings title, updated to current format, moved Storage temperature parameter to Absolute  Maximum Ratings table | 4    |
| •        | Changed Timing Characteristics table: split table into Timing Requirements and Switching Characteristics                     | 9    |
| •        | Deleted t <sub>SU_DOCK</sub> and t <sub>HT_CKDO</sub> parameters, replaced with t <sub>D_CKDO</sub> parameter                | 9    |
| <u>•</u> | Changed Timing Diagram figure                                                                                                | 9    |
| С        | hanges from Revision B (April 2014) to Revision C                                                                            | Page |
| •        | Changed Device Information table to current standards                                                                        | 1    |
| •        | Corrected pseudo-differential input and reference connections in the functional block diagram                                | 1    |
| <u>•</u> | Changed Handling Ratings table to current standards                                                                          | 4    |
| С        | hanges from Revision A (January 2014) to Revision B                                                                          | Page |
| •        | Changed format to meet latest data sheet standards; added Layout section, moved existing sections                            | 1    |
| <u>•</u> | Deleted Ordering Information section                                                                                         | 3    |
| С        | hanges from Original (May 2013) to Revision A                                                                                | Page |
| •        | Released to production                                                                                                       | 1    |

Submit Documentation Feedback

Copyright © 2013–2018, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



# **Pin Functions**

| P           | IN    |                |                                                                                                          |
|-------------|-------|----------------|----------------------------------------------------------------------------------------------------------|
| NAME        | NO.   | I/O            | DESCRIPTION                                                                                              |
| AINM-A      | 16    | Analog input   | Negative analog input, ADC_A                                                                             |
| AINM-B      | 5     | Analog input   | Negative analog input, ADC_B                                                                             |
| AINP-A      | 15    | Analog input   | Positive analog input, ADC_A                                                                             |
| AINP-B      | 6     | Analog input   | Positive analog input, ADC_B                                                                             |
| AVDD        | 14    | Supply         | ADC supply voltage                                                                                       |
| CS          | 9     | Digital input  | Chip-select signal; active low                                                                           |
| DVDD        | 7     | Supply         | Digital I/O supply                                                                                       |
| GND         | 8, 13 | Supply         | Device ground                                                                                            |
| REFGND-A    | 2     | Supply         | Reference ground potential, ADC_A                                                                        |
| REFGND-B    | 3     | Supply         | Reference ground potential, ADC_B                                                                        |
| REFIN-A     | 1     | Analog input   | Reference voltage input, ADC_A                                                                           |
| REFIN-B     | 4     | Analog input   | Reference voltage input, ADC_B                                                                           |
| SCLK        | 10    | Digital input  | Serial communication clock                                                                               |
| SDO-A       | 11    | Digital output | Data output for serial communication, ADC_A                                                              |
| SDO-B       | 12    | Digital output | Data output for serial communication, ADC_B                                                              |
| Thermal pad |       | Supply         | Exposed thermal pad. TI recommends connecting the thermal pad to the printed circuit board (PCB) ground. |



# **Specifications**

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                             |                            | MIN            | MAX        | UNIT |
|---------------------------------------------|----------------------------|----------------|------------|------|
| Cupply voltage                              | AVDD to GND                | -0.3           | 7          | V    |
| Supply voltage                              | DVDD to GND                | -0.3           | 7          | V    |
|                                             | AINP_x to REFGND_x         | REFGND_x - 0.3 | AVDD + 0.3 |      |
| Analog input voltage  Digital input voltage | AINM_x to REFGND_x         | REFGND_x - 0.3 | AVDD + 0.3 | V    |
|                                             | REFIN_x to REFGND_x        | REFGND_x - 0.3 | AVDD + 0.3 |      |
| Digital input voltage                       | CS, SCLK to GND            | GND – 0.3      | DVDD + 0.3 | V    |
| Ground voltage difference                   | REFGND_x – GND             |                | 0.3        | V    |
| Input current                               | Any pin except supply pins |                | ±10        | mA   |
| Maximum virtual junction temp               | perature, T <sub>J</sub>   |                | 150        | °C   |
| Storage temperature, T <sub>stg</sub>       |                            | -65            | 150        | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|      |                      | MIN | NOM | MAX | UNIT |
|------|----------------------|-----|-----|-----|------|
| AVDD | Analog power supply  |     | 5   |     | V    |
| DVDD | Digital power supply |     | 3.3 |     | V    |

#### 6.4 Thermal Information

|                    |                                              | ADS7250, ADS7850, ADS8350 |      |
|--------------------|----------------------------------------------|---------------------------|------|
|                    | THERMAL METRIC                               | RTE (WQFN)                | UNIT |
|                    |                                              | 16 PINS                   |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 33.3                      | °C/W |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 29.5                      | °C/W |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 7.3                       | °C/W |
| ΨЈТ                | Junction-to-top characterization parameter   | 0.2                       | °C/W |
| ΨЈВ                | Junction-to-board characterization parameter | 7.4                       | °C/W |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.9                       | °C/W |

Submit Documentation Feedback

Copyright © 2013-2018, Texas Instruments Incorporated

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics: All Devices

minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C, AVDD = 5 V,  $V_{REFIN\_A} = V_{REFIN\_B} = V_{REF}$ , and  $t_{DATA} = 750$  kSPS (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, and DVDD = 3.3 V

|                     | PARAMETER                                    | TEST CONDITIONS                                          | MIN                    | TYP       | MAX                     | UNIT |
|---------------------|----------------------------------------------|----------------------------------------------------------|------------------------|-----------|-------------------------|------|
| ANALOG              | 3 INPUT                                      |                                                          |                        |           | l.                      |      |
| FSR                 | Full-scale input range,<br>(AINP_x – AINM_x) | $AVDD \ge 2 \times V_{REF}^{(1)},$<br>$AINM_X = V_{REF}$ | -V <sub>REF</sub>      |           | $V_{REF}$               | V    |
| V <sub>INP</sub>    | Absolute input voltage, (AINP_x to REFGND)   | $AVDD \ge 2 \times V_{REF}^{(1)},$<br>$AINM_x = V_{REF}$ | 0                      |           | 2 × V <sub>REF</sub>    | V    |
| V <sub>INM</sub>    | Absolute input voltage, (AINM_x to REFGND)   |                                                          | V <sub>REF</sub> – 0.1 | $V_{REF}$ | V <sub>REF</sub> + 0.1  | V    |
| C <sub>IN</sub>     | Input capacitance                            | In sample mode                                           |                        | 40        |                         | pF   |
| CIN                 | при сараспансе                               | In hold mode                                             |                        | 4         |                         | ρi   |
| I <sub>IN</sub>     | Input leakage current                        |                                                          |                        | 1.5       |                         | nA   |
| SAMPLII             | NG DYNAMICS                                  |                                                          |                        |           |                         |      |
| f <sub>DATA</sub>   | Data rate                                    |                                                          |                        |           | 750                     | kSPS |
| t <sub>A</sub>      | Aperture delay                               |                                                          |                        | 8         |                         | ns   |
|                     | t <sub>A</sub> match                         | ADC_A to ADC_B                                           |                        | 40        |                         | ps   |
|                     | Aperture jitter                              |                                                          |                        | 10        |                         | ps   |
| f <sub>CLK</sub>    | Clock frequency                              |                                                          |                        |           | 24                      | MHz  |
| VOLTAG              | E REFERENCE INPUT                            |                                                          |                        |           |                         |      |
| V <sub>REF</sub>    | Reference input voltage                      |                                                          | 2.25                   | 2.5       | AVDD / 2 <sup>(1)</sup> | V    |
| I <sub>REF</sub>    | Reference input current                      |                                                          |                        | 300       |                         | μA   |
|                     | Reference leakage current                    |                                                          |                        |           | 1                       | μA   |
| C <sub>REF</sub>    | External ceramic reference capacitance       |                                                          |                        | 10        |                         | μF   |
| DIGITAL             | INPUTS <sup>(2)</sup>                        |                                                          |                        |           |                         |      |
| V <sub>IH</sub>     | Input voltage, high                          |                                                          | 0.7 DVDD               |           | DVDD + 0.3              | V    |
| V <sub>IL</sub>     | Input voltage, low                           |                                                          | -0.3                   |           | 0.3 DVDD                | V    |
| DIGITAL             | OUTPUTS <sup>(2)</sup>                       |                                                          | 1                      |           | 1.                      |      |
| V <sub>OH</sub>     | Output voltage, high                         | I <sub>OH</sub> = 500-μA source                          | 0.8 DVDD               |           | DVDD                    | V    |
| V <sub>OL</sub>     | Output voltage, low                          | I <sub>OH</sub> = 500-μA sink                            | 0                      |           | 0.2 DVDD                | V    |
| POWER               | SUPPLY                                       |                                                          |                        |           |                         |      |
| AVDD                | Analog supply voltage,<br>AVDD to GND        |                                                          | 4.5 <sup>(1)</sup>     | 5.0       | 5.5                     | V    |
| DVDD                | Digital supply voltage,<br>DVDD to GND       |                                                          | 1.65                   |           | 5.5                     | V    |
| I <sub>A-DYNA</sub> | Analog supply current, during conversion     | AVDD = 5 V, throughput = max                             |                        | 8         | 9                       | mA   |
| I <sub>A-STAT</sub> | Analog supply current, no conversion         | AVDD = 5 V, static                                       |                        | 5         | 7                       | mA   |
| I <sub>DVDD</sub>   | Digital supply current                       | DVDD = 3.3 V                                             |                        | 0.25      |                         | mA   |
| P <sub>D-DYNA</sub> | Power dissipation                            | AVDD = 5 V, throughput = max                             |                        | 40        | 45                      | m\\/ |
| P <sub>D-STAT</sub> | Power dissipation                            | AVDD = 5 V, static                                       |                        | 25        | 35                      | mW   |

<sup>(1)</sup> The AVDD supply voltage defines the permissible voltage swing on the analog input pins. To use the maximum dynamic range of the analog input pins,  $V_{REFIN\_x}$  and AVDD must be in the respective permissible range with AVDD  $\geq$  2 x  $V_{REFIN\_x}$ . Specified by design; not production tested.



# 6.6 Electrical Characteristics: ADS7250

minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C, AVDD = 5 V,  $V_{\text{REFIN\_A}} = V_{\text{REFIN\_B}} = V_{\text{REF}}$ , and  $t_{\text{DATA}} = 750$  kSPS (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, and DVDD = 3.3 V

|                      | PARAMETER                         | TEST CONDITIONS                                       | MIN   | TYP    | MAX  | UNIT   |
|----------------------|-----------------------------------|-------------------------------------------------------|-------|--------|------|--------|
| RESOLU               | TION                              |                                                       |       |        |      |        |
|                      | Resolution                        |                                                       | 12    |        |      | Bits   |
| DC ACCU              | JRACY                             |                                                       |       |        |      |        |
| INL                  | Integral nonlinearity             |                                                       | -1    | ±0.5   | 1    | LSB    |
| DNL                  | Differential nonlinearity         |                                                       | -0.99 | ±0.4   | 1    | LSB    |
| Vos                  | Input offset error                |                                                       | -2    | ±0.75  | 2    | mV     |
|                      | V <sub>OS</sub> match             | ADC_A to ADC_B                                        | -2    | ±0.75  | 2    | mV     |
| dV <sub>OS</sub> /dT | Input offset thermal drift        |                                                       |       | 1      |      | μV/°C  |
| G <sub>ERR</sub>     | Gain error                        | Referenced to voltage at REFIN_x                      | -0.1% | ±0.05% | 0.1% |        |
|                      | G <sub>ERR</sub> match            | ADC_A to ADC_B                                        | -0.1% | ±0.05% | 0.1% |        |
| G <sub>ERR</sub> /dT | Gain error thermal drift          | Referenced to voltage at REFIN_x                      |       | 1      |      | ppm/°C |
| CMRR                 | Common-mode rejection ratio       | Both ADCs, dc to 20 kHz                               |       | 74     |      | dB     |
| AC ACCU              | JRACY                             |                                                       |       |        |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 71.5  | 72.9   |      |        |
| SINAD                | Signal-to-noise + distortion      | -0.5 dBFS at 100-kHz input                            |       | 72.9   |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 72.5   |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 72    | 73     |      |        |
| SNR                  | Signal-to-noise ratio             | -0.5 dBFS at 100-kHz input                            |       | 73     |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 73     |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | -90    |      |        |
| THD                  | Total harmonic distortion         | -0.5 dBFS at 100-kHz input                            |       | -90    |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | -82    |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | 90     |      |        |
| SFDR                 | Spurious-free dynamic range       | -0.5 dBFS at 100-kHz input                            |       | 90     |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 82     |      |        |
|                      | Isolation between ADC_A and ADC_B | f <sub>IN</sub> = 15 kHz, f <sub>NOISE</sub> = 25 kHz |       | -85    |      | dB     |
| DW                   | Full namer handwidth              | At –3 dB                                              |       | 25     |      | NAL I- |
| BW <sub>(FP)</sub>   | Full-power bandwidth              | At -0.1 dB                                            |       | 5      |      | MHz    |

Submit Documentation Feedback

Copyright © 2013–2018, Texas Instruments Incorporated



# 6.7 Electrical Characteristics: ADS7850

minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C, AVDD = 5 V,  $V_{\text{REFIN\_A}} = V_{\text{REFIN\_B}} = V_{\text{REF}}$ , and  $t_{\text{DATA}} = 750 \text{ kSPS}$  (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, and DVDD = 3.3 V

|                      | PARAMETER                         | TEST CONDITIONS                                       | MIN   | TYP    | MAX  | UNIT   |
|----------------------|-----------------------------------|-------------------------------------------------------|-------|--------|------|--------|
| RESOLU               | TION                              | 1                                                     |       |        |      |        |
|                      | Resolution                        |                                                       | 14    |        |      | Bits   |
| DC ACCU              | JRACY                             |                                                       |       |        |      |        |
| INL                  | Integral nonlinearity             |                                                       | -1.5  | ±0.8   | 1.5  | LSB    |
| DNL                  | Differential nonlinearity         |                                                       | -0.99 | ±0.7   | 1    | LSB    |
| Vos                  | Input offset error                |                                                       | -1    | ±0.25  | 1    | mV     |
|                      | V <sub>OS</sub> match             | ADC_A to ADC_B                                        | -1    | ±0.25  | 1    | mV     |
| dV <sub>OS</sub> /dT | Input offset thermal drift        |                                                       |       | 1      |      | μV/°C  |
| G <sub>ERR</sub>     | Gain error                        | Referenced to voltage at REFIN_x                      | -0.1% | ±0.05% | 0.1% |        |
|                      | G <sub>ERR</sub> match            | ADC_A to ADC_B                                        | -0.1% | ±0.05% | 0.1% |        |
| G <sub>ERR</sub> /dT | Gain error thermal drift          | Referenced to voltage at REFIN_x                      |       | 1      |      | ppm/°C |
| CMRR                 | Common-mode rejection ratio       | Both ADCs, dc to 20 kHz                               |       | 74     |      | dB     |
| AC ACCU              | JRACY                             |                                                       |       |        |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 79    | 81     |      | dB     |
| SINAD                | Signal-to-noise + distortion      | -0.5 dBFS at 100-kHz input                            |       | 81     |      |        |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 79.9   |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 79.5  | 81.5   |      |        |
| SNR                  | Signal-to-noise ratio             | -0.5 dBFS at 100-kHz input                            |       | 81.5   |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 81     |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | -90    |      |        |
| THD                  | Total harmonic distortion         | -0.5 dBFS at 100-kHz input                            |       | -90    |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | -86    |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | 90     |      |        |
| SFDR                 | Spurious-free dynamic range       | -0.5 dBFS at 100-kHz input                            |       | 90     |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 86     |      |        |
|                      | Isolation between ADC_A and ADC_B | f <sub>IN</sub> = 15 kHz, f <sub>NOISE</sub> = 25 kHz |       | -90    |      | dB     |
| DW                   | Full power bandwidth              | At –3 dB                                              |       | 25     |      | MHz    |
| $BW_{(FP)}$          | Full-power bandwidth              | At -0.1 dB                                            |       | 5      |      |        |



# 6.8 Electrical Characteristics: ADS8350

minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C, AVDD = 5 V,  $V_{\text{REFIN\_A}} = V_{\text{REFIN\_B}} = V_{\text{REF}}$ , and  $t_{\text{DATA}} = 750$  kSPS (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, and DVDD = 3.3 V

|                      | PARAMETER                         | TEST CONDITIONS                                       | MIN   | TYP    | MAX  | UNIT   |
|----------------------|-----------------------------------|-------------------------------------------------------|-------|--------|------|--------|
| RESOLU               | TION                              |                                                       |       |        |      |        |
|                      | Resolution                        |                                                       | 16    |        |      | Bits   |
| DC ACCU              | JRACY                             |                                                       |       |        |      |        |
| INL                  | Integral nonlinearity             |                                                       | -2.5  | ±1     | 2.5  | LSB    |
| DNL                  | Differential nonlinearity         |                                                       | -0.99 | ±0.7   | 2    | LSB    |
| Vos                  | Input offset error                |                                                       | -1    | ±0.25  | 1    | mV     |
|                      | V <sub>OS</sub> match             | ADC_A to ADC_B                                        | -1    | ±0.25  | 1    | mV     |
| dV <sub>OS</sub> /dT | Input offset thermal drift        |                                                       |       | 1      |      | μV/°C  |
| G <sub>ERR</sub>     | Gain error                        | Referenced to voltage at REFIN_x                      | -0.1% | ±0.05% | 0.1% |        |
|                      | G <sub>ERR</sub> match            | ADC_A to ADC_B                                        | -0.1% | ±0.05% | 0.1% |        |
| G <sub>ERR</sub> /dT | Gain error thermal drift          | Referenced to voltage at REFIN_x                      |       | 1      |      | ppm/°C |
| CMRR                 | Common-mode rejection ratio       | Both ADCs, dc to 20 kHz                               |       | 74     |      | dB     |
| AC ACCU              | JRACY                             |                                                       |       |        |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 83.5  | 84.7   |      |        |
| SINAD                | Signal-to-noise + distortion      | -0.5 dBFS at 100-kHz input                            |       | 83.7   |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 83     |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             | 84    | 85     |      |        |
| SNR                  | Signal-to-noise ratio             | -0.5 dBFS at 100-kHz input                            |       | 84.8   |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 84     |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | -96    |      |        |
| THD                  | Total harmonic distortion         | -0.5 dBFS at 100-kHz input                            |       | -90    |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | -90    |      |        |
|                      |                                   | -0.5 dBFS at 20-kHz input                             |       | 96     |      |        |
| SFDR                 | Spurious-free dynamic range       | -0.5 dBFS at 100-kHz input                            |       | 90     |      | dB     |
|                      |                                   | -0.5 dBFS at 250-kHz input                            |       | 90     |      |        |
|                      | Isolation between ADC_A and ADC_B | f <sub>IN</sub> = 15 kHz, f <sub>NOISE</sub> = 25 kHz |       | -90    |      | dB     |
| DW                   | Full power bandwidth              | At –3 dB                                              |       | 25     |      | NAL I— |
| $BW_{(FP)}$          | Full-power bandwidth              | At -0.1 dB                                            |       | 5      |      | MHz    |



# 6.9 Timing Requirements

|                         |                                                |                                 | MIN   | NOM | MAX | UNIT             |
|-------------------------|------------------------------------------------|---------------------------------|-------|-----|-----|------------------|
|                         | Cample taken to data read                      | f <sub>CLK</sub> = max          |       |     | 750 | kSPS             |
| †THROUGHPUT             | Sample taken to data read                      | $f_{CLK} = max$                 | 1.33  |     |     | μs               |
| f <sub>CLK</sub>        | CLOCK frequency                                | f <sub>THROUGHPUT</sub> = max   |       |     | 24  | MHz              |
| t <sub>CLK</sub>        | CLOCK period                                   | f <sub>THROUGHPUT</sub> = max   | 41.66 |     |     | ns               |
| t <sub>PH_CK</sub>      | CLOCK high time                                |                                 | 0.4   |     | 0.6 | t <sub>CLK</sub> |
| t <sub>PL_CK</sub>      | CLOCK low time                                 |                                 | 0.4   |     | 0.6 | t <sub>CLK</sub> |
|                         |                                                | ADS8350, f <sub>CLK</sub> = max | 120   |     |     |                  |
| $t_{ACQ}$               | Acquisition time                               | ADS7850, f <sub>CLK</sub> = max | 100   |     |     | ns               |
|                         |                                                | ADS7250, f <sub>CLK</sub> = max | 70    |     |     |                  |
| t <sub>PH_CS</sub>      | CS high time                                   |                                 | 20    |     |     | ns               |
|                         |                                                | ADS8350                         | 120   |     |     |                  |
| t <sub>PH_CS_SHRT</sub> | CS high time after frame abort                 | ADS7850                         | 100   |     |     | ns               |
|                         |                                                | ADS7250                         | 70    |     |     |                  |
| t <sub>D_CKCS</sub>     | Delay time from last SCLK falling to CS rising |                                 | 15    |     |     | ns               |
| t <sub>SU_CSCK</sub>    | Setup time from CS falling to SCLK falling     |                                 | 15    |     |     | ns               |

# 6.10 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                              | TEST CONDITIONS | MIN | TYP I | MAX | UNIT |
|----------------------|------------------------------------------------------------------------|-----------------|-----|-------|-----|------|
| t <sub>CONV</sub>    | Conversion time                                                        |                 |     |       | 590 | ns   |
| t <sub>DV_CSDO</sub> | Delay time from CS falling to data enable                              |                 |     |       | 12  | ns   |
| t <sub>DZ_CSDO</sub> | Delay time from $\overline{\text{CS}}$ rising to DOUT going to 3-state |                 |     |       | 10  | ns   |
| t <sub>D_CKDO</sub>  | Delay time from SCLK falling to (next) data valid on SDO               |                 | 3   |       | 20  | ns   |



Figure 1. Timing Diagram



# 6.11 Typical Characteristics: ADS7250





# **Typical Characteristics: ADS7250 (continued)**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V, and  $f_{DATA} = 750$  kSPS (unless otherwise noted)



Figure 12. THD vs Device Temperature

Figure 13. SINAD vs Device Temperature



# Typical Characteristics: ADS7250 (continued)

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V, and  $f_{DATA} = 750$  kSPS (unless otherwise noted)





# 6.12 Typical Characteristics: ADS7850



# TEXAS INSTRUMENTS

# **Typical Characteristics: ADS7850 (continued)**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V, and  $f_{DATA} = 750$  kSPS (unless otherwise noted)



Figure 27. THD vs Device Temperature

Figure 28. SINAD vs Device Temperature



# **Typical Characteristics: ADS7850 (continued)**



# TEXAS INSTRUMENTS

# 6.13 Typical Characteristics: ADS8350





# **Typical Characteristics: ADS8350 (continued)**





Figure 38. SNR vs Input Frequency







Figure 40. SINAD vs Input Frequency

Figure 41. SNR vs Device Temperature





Figure 42. THD vs Device Temperature

Figure 43. SINAD vs Device Temperature



# **Typical Characteristics: ADS8350 (continued)**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V, and  $f_{DATA} = 750$  kSPS (unless otherwise noted)





Figure 45. Gain Error vs Device Temperature



Figure 46. DC Histogram



# 6.14 Typical Characteristics: All Devices

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V, and  $f_{DATA} = 750$  kSPS (unless otherwise noted)





# 7 Detailed Description

#### 7.1 Overview

The ADS8350, ADS7850, and ADS7250 belong to a family of dual, high-speed, simultaneous-sampling, analog-to-digital converters (ADCs). The devices support pseudo-differential input signals with the input common-mode equal to the reference voltage and the full-scale input range equal to twice the reference voltage. The devices provide a simple serial interface to the host controller and operate over a wide range of digital power supplies.

# 7.2 Functional Block Diagram





# 7.3 Feature Description

#### 7.3.1 Reference

Each device has two simultaneous-sampling ADCs (ADC\_A and ADC\_B). ADC\_A operates with reference voltage  $V_{REFIN\_A}$  and ADC\_B operates with reference voltage  $V_{REFIN\_B}$ . These reference voltages must be provided on the REFIN\_A and REFIN\_B pins, respectively. REFIN\_A and REFIN\_B may be set to different values as per the application requirement.

As shown in Figure 49, decouple the REFIN\_A and REFIN\_B pins with the REFGND\_A and REFGND\_B pins, respectively, with individual 10-µF decoupling capacitors.



Figure 49. Reference Block Diagram



#### **Feature Description (continued)**

#### 7.3.2 Analog Input

The devices support pseudo-differential analog input signals. These inputs are sampled and converted simultaneously by the two ADCs (ADC\_A and ADC\_B). ADC\_A samples and converts ( $V_{AINP_A} - V_{AINM_A}$ ), and ADC\_B samples and converts ( $V_{AINP_B} - V_{AINM_B}$ ).

Figure 50a and Figure 50b show equivalent circuits for the ADC\_A and ADC\_B analog input pins, respectively.  $R_S$  (typically 50  $\Omega$ ) represents the on-state sampling switch resistance, and  $C_{SAMPLE}$  represents the device sampling capacitor (typically 40 pF).



Figure 50. Equivalent Circuit for Analog Input Pins

#### 7.3.2.1 Analog Input Full-Scale Range

The analog input full-scale range (FSR) for ADC\_A and ADC\_B is twice the reference voltage provided to the particular ADC. By providing different reference voltages ( $V_{REFIN\_A}$  and  $V_{REFIN\_B}$ ), ADC\_A and ADC\_B can have different full-scale input ranges. Therefore, the FSR for ADC\_A and ADC\_B can be determined by Equation 1 and Equation 2, respectively:

$$FSR\_ADC\_A = 2 \times V_{REFIN\_A},$$

$$V_{AINP\_A} = 0 \text{ to } 2 \times V_{REFIN\_A},$$

$$V_{AINM\_A} = V_{REFIN\_A}$$
(1)

The REFIN\_A and AINM\_A pins must be shorted and connected to the external reference voltage, V<sub>REFIN\_A</sub>.

$$FSR\_ADC\_B = 2 \times V_{REFIN\_B},$$

$$V_{AINP\_B} = 0 \text{ to } 2 \times V_{REFIN\_B},$$

$$V_{AINM\_B} = V_{REFIN\_B}$$
(2)

The REFIN B and AINM B pins must be shorted and connected to the external reference voltage, V<sub>REFIN B</sub>.

To use the full dynamic input range on the analog input pins, AVDD must be as shown in Equation 3, Equation 4, and Equation 5:

$$AVDD \ge 2 \times V_{REFIN\_A}$$

$$AVDD \ge 2 \times V_{REFIN\_B}$$
(4)

 $4.5 \text{ V} \leq \text{AVDD} \leq 5.5 \text{ V} \tag{5}$ 

(6)



# **Feature Description (continued)**

#### 7.3.3 ADC Transfer Function

The device output is in binary twos complement format. Device resolution is calculated by Equation 6:

$$1 LSB = (FSR\_ADC\_x) / (2^N)$$

#### where:

- FSR\_ADC\_x = 2 x V<sub>REFIN\_x</sub> and
- N is the resolution of the ADC : N = 16 for the ADS8350, N = 14 for the ADS7850, and N = 12 for the ADS7250

Table 1 shows the different input voltages and the corresponding device output codes.

**Table 1. Transfer Characteristics** 

| INPUT               | INPUT VOLTAGE                    | PSEUDO-DIFFERI                 |                 | OUTPUT CODE (HEX) |     |      |         |  |  |  |
|---------------------|----------------------------------|--------------------------------|-----------------|-------------------|-----|------|---------|--|--|--|
| VOLTAGE<br>(AINM_x) | (AINP_x)                         | AI<br>(AINP_x -                | OC<br>· AINM_x) | NFSC 800 2000 8   |     |      | ADS8350 |  |  |  |
|                     | 0                                | -V <sub>REFIN_x</sub>          | NFSR            | NFSC              | 800 | 2000 | 8000    |  |  |  |
|                     | 1 LSB                            | - V <sub>REFIN_x</sub> + 1 LSB | NFSR + 1 LSB    | NFSC + 1          | 801 | 2001 | 8001    |  |  |  |
| $V_{REFIN_{X}}$     | V <sub>REFIN_x</sub> – 1 LSB     | -1 LSB                         | -1 LSB          | MC                | FFF | 3FFF | FFFF    |  |  |  |
|                     | $V_{REFIN\_x}$                   | 0                              | 0               | PLC               | 000 | 0000 | 0000    |  |  |  |
|                     | 2 x V <sub>REFIN_x</sub> - 1 LSB | V <sub>REFIN_x</sub> – 1 LSB   | PFSR – 1 LSB    | PFSC              | 7FF | 1FFF | 7FFF    |  |  |  |

Figure 51 shows the ideal transfer characteristics for the device.



Figure 51. Ideal Transfer Characteristics



#### 7.4 Device Functional Modes

#### 7.4.1 Serial Interface

The devices support a simple, SPI-compatible serial interface to the external digital host. The  $\overline{CS}$  signal defines one conversion and serial transfer frame. A frame starts with a  $\overline{CS}$  falling edge and ends with a  $\overline{CS}$  rising edge. The SDO\_A and SDO\_B pins output the ADC\_A and ADC\_B conversion results, respectively. Figure 52 shows a detailed timing diagram for these devices.



Figure 52. Serial Interface Timing Diagram

A  $\overline{\text{CS}}$  falling edge brings the serial data bus out of 3-state and also outputs a '0' on the SDO\_A and SDO\_B pins. The device converts the sampled analog input during the next 14 clocks. SDO\_A and SDO\_B read '0' during this period. The sample-and-hold circuit goes back into sample mode on the 15th SCLK falling edge and the MSBs of ADC\_A and ADC\_B are output on SDO\_A and SDO\_B, respectively. The subsequent clock edges are used to shift out the conversion result using the serial interface, as shown in Table 2. Output data are in binary twos complement format. A  $\overline{\text{CS}}$  rising edge ends the frame and puts the serial bus into 3-state.

Table 2. Data Launch Edge

|         |       |                 |           | LAUNCH EDGE |            |            |  |            |            |            |            |            |            |  |                 |
|---------|-------|-----------------|-----------|-------------|------------|------------|--|------------|------------|------------|------------|------------|------------|--|-----------------|
|         |       |                 |           | SCLK        |            |            |  |            |            |            |            |            |            |  |                 |
| DEVICE  | PIN   | <del>CS</del> ↓ | <b>↓1</b> |             | <b>↓14</b> | <b>↓15</b> |  | <b>↓26</b> | <b>↓27</b> | <b>↓28</b> | <b>↓29</b> | <b>↓30</b> | <b>↓31</b> |  | <del>CS</del> ↑ |
| ADS8350 | SDO-A | 0               | 0         |             | 0          | D15_A      |  | D4_A       | D3_A       | D2_A       | D1_A       | D0_A       | 0          |  | Hi-Z            |
| AD36330 | SDO-B | 0               | 0         |             | 0          | D15_B      |  | D4_B       | D3_B       | D2_B       | D1_B       | D0_B       | 0          |  | Hi-Z            |
| ADS7850 | SDO-A | 0               | 0         |             | 0          | D13_A      |  | D2_A       | D1_A       | D0_A       | 0          | 0          | 0          |  | Hi-Z            |
| AD57650 | SDO-B | 0               | 0         |             | 0          | D13_B      |  | D2_B       | D1_B       | D0_B       | 0          | 0          | 0          |  | Hi-Z            |
| ADS7250 | SDO-A | 0               | 0         |             | 0          | D11_A      |  | D0_A       | 0          | 0          | 0          | 0          | 0          |  | Hi-Z            |
| AD37230 | SDO-B | 0               | 0         |             | 0          | D11_B      |  | D0_B       | 0          | 0          | 0          | 0          | 0          |  | Hi-Z            |



#### 7.4.2 Short-Cycling, Frame Abort, and Reconversion Feature

Referring to Table 2, the ADS8350 requires a minimum of 31 SCLK falling edges between the beginning and end of the frame to complete the 16-bit data transfer, the ADS7850 requires a minimum of 29 SCLK falling edges between the beginning and end of the frame to complete the 14-bit data transfer, and the ADS7250 requires a minimum of 27 SCLK falling edges between the beginning and end of the frame to complete the 12-bit data transfer. However,  $\overline{\text{CS}}$  can be brought high at any time during the frame to abort the frame or to short-cycle the converter.

As shown in Figure 53, if  $\overline{\text{CS}}$  is brought high before the 15th SCLK falling edge, the device aborts the conversion and starts sampling the new analog input signal.



Figure 53. Frame Aborted before 15th SCLK Falling Edge

If  $\overline{CS}$  is brought high after the 15th SCLK falling edge (as shown in Figure 54), the output data bits latched into the digital host before this  $\overline{CS}$  rising edge are still valid data corresponding to sample N.



Figure 54. Frame Aborted after 15th SCLK Falling Edge

After aborting the current frame,  $\overline{\text{CS}}$  must be kept high for  $t_{\text{PH\_CS\_SHRT}}$  to ensure that the minimum acquisition time ( $t_{\text{ACO}}$ ) is provided for the next conversion.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The two primary circuits required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) are the input driver and the reference driver circuits. This section details some general principles for designing these circuits and provides some application circuits designed using these devices.

# 8.2 Typical Applications

#### 8.2.1 DAQ Circuit: Maximum SINAD for a 10-kHz Input Signal at 750-kSPS Throughput



Figure 55. Reference Drive Circuit with  $V_{REF} = 2.5 \text{ V}$ 





Figure 56. DAQ Circuit: Maximum SINAD for a 10-kHz Input Signal at 750-kSPS Throughput

#### 8.2.1.1 Design Requirements

For the ADS8350, design an input driver and reference driver circuit to achieve > 84-dB SNR and < -90-dB THD at a 100-kHz input frequency.

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 ADC Reference Driver

The external reference source to the device must provide low-drift and very accurate voltage for the ADC reference input and support the dynamic charge requirements without affecting the noise and linearity performance of the device. The output broadband noise of most references can be in the order of a few 100  $\mu V_{RMS}$ . Therefore, in order to prevent any degradation in the noise performance of the ADC, the output of the voltage reference must be appropriately filtered by using a low-pass filter with a cutoff frequency of a few hundred Hertz.

After band-limiting the noise from the reference source, the next important step is to design a reference buffer that can drive the dynamic load posed by the reference input of the ADC. At the start of each conversion, the reference buffer must regulate the voltage of the reference pin within 1 LSB of the intended value. This condition necessitates the use of a large filter capacitor at the reference pin of the ADC. The amplifier selected to drive this large capacitor should have low output impedance, low offset, and temperature drift specifications.

To reduce the dynamic current requirements and crosstalk between the channels, a separate reference buffer is recommended for driving the reference input of each ADC channel.

The application circuit in Figure 55 shows the schematic of a complete reference driver circuit that generates a voltage of 2.5-V dc using a single 5-V supply.

The 2.5-V reference voltage is generated by the high-precision, low-noise REF5025 circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz. The decoupling capacitor on each reference pin is selected to be 10  $\mu$ F. The low output impedance, low noise, and fast settling time makes the OPA2350 a good choice for driving this high capacitive load.

# 8.2.1.2.2 ADC Input Driver

The input driver circuit for a high-precision ADC mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the switched capacitor inputs of the ADC. The RC filter helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC and functions as an antialiasing filter to band-limit the wideband noise contributed by the front-end circuit. Careful design of the front-end circuit is critical to meet the linearity and noise performance of a high-precision ADC.

#### 8.2.1.2.2.1 Input Amplifier Selection

Selection criteria for the input amplifiers is highly dependent on the input signal type and the performance goals of the data acquisition system. Some key amplifier specifications to consider while selecting an appropriate amplifier to drive the inputs of the ADC are:

• Small-signal bandwidth. Select the small-signal bandwidth of the input amplifiers to be as high as possible after meeting the power budget of the system. Higher bandwidth reduces the closed-loop output impedance of the amplifier, thus allowing the amplifier to more easily drive the low cutoff frequency RC filter at the ADC inputs. Higher bandwidth also minimizes the harmonic distortion at higher input frequencies. In order to maintain the overall stability of the input driver circuit, the amplifier bandwidth should be selected as described in Equation 7:

$$Unity - Gain \ Bandwidth \ge 4 \times \left(\frac{1}{2\pi \times (R_{FLT} + R_{FLT}) \times C_{FLT}}\right)$$
(7)

Noise. Noise contribution of the front-end amplifiers should be as low as possible to prevent any degradation
in SNR performance of the system. As a rule of thumb, to ensure that the noise performance of the data
acquisition system is not limited by the front-end circuit, the total noise contribution from the front-end circuit
should be kept below 20% of the input-referred noise of the ADC. Noise from the input driver circuit is bandlimited by designing a low cutoff frequency RC filter, as explained in Equation 8.

$$N_G \times \sqrt{2} \times \sqrt{\left(\frac{V_{1/f-AMP\_PP}}{6.6}\right)^2 + e_{n\_RMS}^2 \times \frac{\pi}{2} \times f_{-3dB}} \quad \leq \quad \frac{1}{5} \times \frac{V_{REF}}{\sqrt{2}} \times 10^{-\left(\frac{SNR(dB)}{20}\right)}$$

#### where:

- $V_{1/f \text{ AMP PP}}$  is the peak-to-peak flicker noise in  $\mu V_{RMS}$ ,
- $e_{n \text{ RMS}}$  is the amplifier broadband noise density in  $nV/\sqrt{Hz}$ ,
- f\_3dB is the 3-dB bandwidth of the RC filter, and
- N<sub>G</sub> is the noise gain of the front-end circuit, which is equal to '1' in a buffer configuration.
- Distortion. Both the ADC and the input driver introduce nonlinearity in a data acquisition block. As a rule of thumb, to ensure that the distortion performance of the data acquisition system is not limited by the front-end circuit, the distortion of the input driver should be at least 10 dB lower than the distortion of the ADC, as shown in Equation 9.

$$THD_{AMP} \leq THD_{ADC} - 10 (dB)$$

• Settling Time. For dc signals with fast transients that are common in a multiplexed application, the input signal must settle to the desired accuracy at the inputs of the ADC during the acquisition time window. This condition is critical to maintain the overall linearity performance of the ADC. Typically, the amplifier data sheets specify the output settling performance only up to 0.1% to 0.001%, which may not be sufficient for the desired accuracy. Therefore, the settling behavior of the input driver should always be verified by TINA<sup>TM</sup>-SPICE simulations before selecting the amplifier.



#### 8.2.1.2.2.2 Antialiasing Filter

Converting analog-to-digital signals requires sampling an input signal at a constant rate. Any higher frequency content in the input signal beyond half the sampling frequency is digitized and folded back into the low-frequency spectrum. This process is called *aliasing*. Therefore, an analog, antialiasing filter must be used to remove the harmonic content from the input signal before being sampled by the ADC. An antialiasing filter is designed as a low-pass, RC filter, for which the 3-dB bandwidth is optimized based on specific application requirements. For dc signals with fast transients (including multiplexed input signals), a high-bandwidth filter is designed to allow accurately settling the signal at the ADC inputs during the small acquisition time window. For ac signals, the filter bandwidth should be kept low to band-limit the noise fed into the ADC input, thereby increasing the signal-to-noise ratio (SNR) of the system.

Besides filtering noise from the front-end drive circuitry, the RC filter also helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC. A filter capacitor,  $C_{FLT}$ , is connected across the ADC inputs (as shown in Figure 57).



Figure 57. Antialiasing Filter

This capacitor helps reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. As a rule of thumb, the value of this capacitor should be at least 10 times the specified value of the ADC sampling capacitance. For these devices, the input sampling capacitance is equal to 40 pF. Thus, the value of  $C_{FLT}$  should be greater than 400 pF. The capacitor should be a COG- or NPO-type because these capacitor types have a high-Q, low-temperature coefficient, and stable electrical characteristics under varying voltages, frequency, and time.

Note that driving capacitive loads can degrade the phase margin of the input amplifiers, thus making the amplifier marginally unstable. To avoid amplifier stability issues, series isolation resistors ( $R_{FLT}$ ) are used at the output of the amplifiers. A higher value of  $R_{FLT}$  is helpful from the amplifier stability perspective, but adds distortion as a result of interactions with the nonlinear input impedance of the ADC. Distortion increases with source impedance, input signal frequency, and input signal amplitude. Therefore, the selection of  $R_{FLT}$  requires balancing the stability and distortion of the design. For these devices, TI recommends limiting the value of  $R_{FLT}$  to a maximum of 22  $\Omega$  in order to avoid any significant degradation in linearity performance. The tolerance of the selected resistors can be chosen as 1% because the use of a differential capacitor at the input balances the effects resulting from any resistor mismatch.

The input amplifier bandwidth should be much higher than the cutoff frequency of the antialiasing filter. TI strongly recommends performing a SPICE simulation to confirm that the amplifier has more than 40° phase margin with the selected filter. Simulation is critical because even with high-bandwidth amplifiers, some amplifiers might require more bandwidth than others to drive similar filters. If an amplifier has less than a 40° phase margin with  $22-\Omega$  resistors, using a different amplifier with higher bandwidth or reducing the filter cutoff frequency with a larger differential capacitor is advisable.

The application circuit shown in Figure 56 is optimized to achieve lowest distortion and lowest noise for a 10-kHz input signal. The input signal is processed through a high-bandwidth, low-distortion amplifier in an inverting gain configuration and a low-pass RC filter before being fed into the ADS8350 operating at 750-kSPS throughput.

Copyright © 2013–2018, Texas Instruments Incorporated

Submit Documentation Feedback



As a rule of thumb, the distortion from the input driver should be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using the amplifier in an inverting gain configuration that establishes a fixed common-mode level for the circuit. The low-power OPA836, used as an input driver, provides exceptional ac performance because of its extremely low-distortion, high-bandwidth specifications. In addition, the components of the antialiasing filter are such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

#### NOTE

The same circuit can be used with the ADS7250 and ADS7850 to achieve their rated specifications.

# 8.2.1.3 Application Curve

Figure 58 shows FFT plot and test results obtained with circuit configuration shown in Figure 56.



Figure 58. FFT Plot and Test Results with ADS8350

30



# 8.2.2 DAQ Circuit: Maximum SINAD for a 100-kHz Input Signal at 750-kSPS Throughput



Figure 59. Reference Drive Circuit with  $V_{REF} = 2.5 \text{ V}$ 



Figure 60. DAQ Circuit: Maximum SINAD for a 100-kHz Input Signal at 750-kSPS Throughput



#### 8.2.2.1 Design Requirements

For the ADS8350, design an input driver and reference driver circuit to achieve > 84-dB SNR and < -90-dB THD at a 100-kHz input frequency.

#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 ADC Reference Driver

Refer to the ADC Reference Driver section for a detailed design procedure for the ADC reference driver.

The application circuit in Figure 55 shows the schematic of a complete reference driver circuit that generates a voltage of 2.5-V dc using a single 5-V supply. This circuit is suitable to drive the reference of the ADS8350 at sampling rates up to 750 kSPS.

The 2.5-V reference voltage is generated by the high-precision, low-noise REF5025 circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz. The decoupling capacitor on each reference pin is selected to be 10  $\mu$ F. The low output impedance, low noise, and fast settling time makes the OPA2350 a good choice for driving this high capacitive load.

#### 8.2.2.2.2 ADC Input Driver

Refer to ADC Input Driver section for the detailed design procedure for an ADC input driver.

The application circuit shown in Figure 60 is optimized to achieve lowest distortion and lowest noise for a 100-kHz input signal. The input signal is processed through a high-bandwidth, low-distortion amplifier in an inverting gain configuration and a low-pass RC filter before being fed into the ADS8350 operating at 750-kSPS throughput.

As a rule of thumb, the distortion from the input driver should be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using the amplifier in an inverting gain configuration that establishes a fixed common-mode level for the circuit. This configuration also eliminates the requirement of a rail-to-rail swing at the input of the amplifier. The THS4032, used as an input driver, provides exceptional ac performance because of its extremely low-distortion, low-noise, and high-bandwidth specifications. The ADC AINM pin is also driven to  $V_{REF}$  with the same amplifier to match the source impedance and to take full advantage of the pseudo-differential input structure of the ADC. In addition, the components of the antialiasing filter are such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

#### NOTE

The same circuit can be used with the ADS7250 and ADS7850 to achieve their rated specifications.



#### 8.2.2.3 Application Curve

Figure 61 shows FFT plot and test results obtained with circuit configuration shown in Figure 60.



Figure 61. FFT Plot and Test Results with ADS8350

# 9 Power Supply Recommendations

The devices have two separate power supplies: AVDD and DVDD. The ADC operates on AVDD; DVDD is used for the interface circuits. AVDD and DVDD can be independently set to any value within the permissible range.

The AVDD supply voltage value defines the permissible voltage swing on the analog input pins. To avoid saturation of output codes, the external reference voltages  $V_{REFIN\_A}$  and  $V_{REFIN\_B}$  should be as shown in Equation 10:

$$2 \text{ V} \le \text{V}_{\text{RFFIN x}} \le \text{AVDD} / 2 \tag{10}$$

In other words, in order to use the  $V_{REFIN_x}$  external reference voltage and use the full dynamic range on the analog input pins, AVDD must be set as shown in Equation 11, Equation 12, and Equation 13:

$$AVDD \ge 2 \times V_{REFIN\_A}$$
 (11)

$$AVDD \ge 2 \times V_{REFIN B} \tag{12}$$

$$4.5 \text{ V} \leq \text{AVDD} \leq 5.5 \text{ V} \tag{13}$$

Decouple the AVDD and DVDD pins with the GND pin using individual 10-µF decoupling capacitors, as shown in Figure 62.



Figure 62. Power-Supply Decoupling



# 10 Layout

#### 10.1 Layout Guidelines

Figure 63 shows a board layout example for the ADS7250, ADS7850, and ADS8350. Use a ground plane underneath the device and partition the PCB into analog and digital sections. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. As shown in Figure 63, the analog input and reference signals are routed on the left side of the board and the digital connections are routed on the right side of the device.

The power sources to the ADS8350 must be clean and well-bypassed. Use 10-µF ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths.

The REFIN-A and REFIN-B reference inputs are bypassed with 10- $\mu$ F, X7R-grade ceramic capacitors ( $C_{REF-x}$ ). Although the reference inputs of the device draw little current on average, there are instantaneous dynamic current demands placed on the reference circuitry characteristic of SAR ADCs. Place the reference bypass capacitors as close as possible to the reference REFIN-x pins and connect the bypass capacitors using short, low-inductance connections. Avoid placing vias between the REFIN-x pins and the bypass capacitors. If the reference voltage originates from an op amp, make sure that the op amp can drive the bypass capacitor without oscillation. Small 0.1- $\Omega$  to 0.2- $\Omega$  resistors ( $R_{REF-x}$ ) are used in series with the reference bypass capacitors to improve stability.

The fly-wheel RC filters are placed immediately next to the input pins. Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. Figure 63 shows the  $C_{IN-B}$  filter capacitors placed across the analog input pins of the device.

#### 10.2 Layout Example



Figure 63. Layout Example



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference
- OPAx350 High-Speed, Single-Supply, Rail-to-Rail Operational Amplifiers MicroAmplifier Series

Click here

- OPAx836 Very-Low-Power, Rail-to-Rail Out, Negative Rail In, Voltage-Feedback Operational Amplifiers
- THS403x 100-MHz Low-Noise High-Speed Amplifiers

#### 11.2 Related Links

ADS7250

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

**SUPPORT & TECHNICAL TOOLS & PARTS** PRODUCT FOLDER **ORDER NOW DOCUMENTS SOFTWARE** COMMUNITY ADS8350 Click here Click here Click here Click here Click here ADS7850 Click here Click here Click here Click here Click here

Click here

Click here

Click here

**Table 3. Related Links** 

#### 11.3 Receiving Notification of Documentation Updates

Click here

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

TINA, E2E are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |          | (4)                           | (5)                        |              |                  |
| ADS7250IRTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7250IRTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7250IRTER.B        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7250IRTET          | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7250IRTET.A        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7250IRTET.B        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7250             |
| ADS7850IRTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS7850IRTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS7850IRTER.B        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS7850IRTET          | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS7850IRTET.A        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS7850IRTET.B        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 7850             |
| ADS8350IRTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |
| ADS8350IRTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |
| ADS8350IRTER.B        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |
| ADS8350IRTET          | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |
| ADS8350IRTET.A        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |
| ADS8350IRTET.B        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 8350             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7250IRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7250IRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7850IRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7850IRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8350IRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8350IRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7250IRTER | WQFN         | RTE             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| ADS7250IRTET | WQFN         | RTE             | 16   | 250  | 213.0       | 191.0      | 35.0        |
| ADS7850IRTER | WQFN         | RTE             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| ADS7850IRTET | WQFN         | RTE             | 16   | 250  | 213.0       | 191.0      | 35.0        |
| ADS8350IRTER | WQFN         | RTE             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| ADS8350IRTET | WQFN         | RTE             | 16   | 250  | 213.0       | 191.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025