# 54ACT16841, 74ACT16841 20-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCAS174A - MAY 1991 - REVISED APRIL 1996

- Members of the Texas Instruments Widebus™ Family
- Inputs Are TTL-Voltage Compatible
- 3-State Outputs Drive Bus Lines Directly
- Provide Extra Bus Driving/Latches
   Necessary for Wider Address/Data Paths or
   Buses With Parity
- Flow-Through Architecture Optimizes PCB Layout
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- EPIC™ (Enhanced-Performance Implanted CMOS) 1-µm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Thin Shrink Small-Outline (DGG) Packages, 300-mil Shrink Small-Outline (DL) Packages Using 25-mil Center-to-Center Pin Spacings, and 380-mil Fine-Pitch Ceramic Flat (WD) Packages Using 25-mil Center-to-Center Pin Spacings

### description

These 20-bit latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The 'ACT16841 can be used as two 10-bit latches or one 20-bit latch. The 20 latches are transparent D-type. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels that were set up at the D inputs.

54ACT16841 . . . WD PACKAGE 74ACT16841 . . . DGG OR DL PACKAGE (TOP VIEW)

|                   | ₋Γ |    | U |    | L |          |
|-------------------|----|----|---|----|---|----------|
| 10E               | 9  | 1  | _ | 56 | 0 | 1LE      |
| 1Q1               | 9  | 2  |   | 55 | р | 1D1      |
| 1Q2               | 9  | 3  |   | 54 | P | 1D2      |
| GND               | Q  | 4  |   | 53 | P | GND      |
| 1Q3               | 4  | 5  |   | 52 | 0 | 1D3      |
| 1Q4               | 4  | 6  |   | 51 |   | 1D4      |
| $V_{CC}$          | 4  | 7  |   | 50 | 0 | $V_{CC}$ |
| 1Q5               | 9  | 8  |   | 49 | 0 | 1D5      |
| 1Q6               | 9  | 9  |   | 48 | 0 | 1D6      |
| 1Q7               | 9  | 10 |   | 47 | Р | 1D7      |
| GND               | 9  | 11 |   | 46 | 0 | GND      |
| 1Q8               | 9  | 12 |   | 45 |   | 1D8      |
| 1Q9               | Q  | 13 |   | 44 | _ | 1D9      |
| 1Q10              | 9  | 14 |   | 43 | P | 1D10     |
| 2Q1               | Q  | 15 |   | 42 | P | 2D1      |
| 2Q2               | 4  | 16 |   | 41 | P | 2D2      |
| 2Q3               | 9  | 17 |   | 40 | P | 2D3      |
| GND               | 9  | 18 |   | 39 | 0 | GND      |
| 2Q4               | 9  | 19 |   | 38 |   | 2D4      |
| 2Q5               | 9  | 20 |   | 37 | 0 | 2D5      |
| 2Q6               | 4  | 21 |   | 36 | р | 2D6      |
| $V_{CC}$          | 9  | 22 |   | 35 | 0 | $V_{CC}$ |
| 2Q7               | 9  | 23 |   | 34 |   | 2D7      |
| 2Q8               | 9  | 24 |   | 33 | 0 | 2D8      |
| GND               | 9  | 25 |   | 32 | 0 | GND      |
| 2Q9               | 9  | 26 |   | 31 | D | 2D9      |
| 2Q10              | 9  | 27 |   | 30 |   | 2D10     |
| 2 <mark>OE</mark> | q  | 28 |   | 29 | P | 2LE      |
|                   |    |    |   |    |   |          |

A buffered output-enable  $(1\overline{OE} \text{ or } 2\overline{OE})$  input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

OE does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.



SCAS174A - MAY 1991 - REVISED APRIL 1996

### description (continued)

The 74ACT16841 is packaged in TI's shrink small-outline package (DL), which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The 54ACT16841 is characterized for operation over the full military temperature range of –55°C to 125°C. The 74ACT16841 is characterized for operation from –40°C to 85°C.

FUNCTION TABLE (each 10-bit latch)

|    | INPUTS | OUTPUT |                |
|----|--------|--------|----------------|
| OE | LE     | D      | Q              |
| L  | Н      | Н      | Н              |
| L  | Н      | L      | L              |
| L  | L      | Χ      | Q <sub>0</sub> |
| Н  | Χ      | Χ      | Z              |

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SCAS174A - MAY 1991 - REVISED APRIL 1996

### logic diagram (positive logic)





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                               |                                  |
|-------------------------------------------------------------------------------------|----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                    |                                  |
| Output voltage range, V <sub>O</sub> (see Note 1)                                   | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                       | ±20 mA                           |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )                      | ±50 mA                           |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                          | ±50 mA                           |
| Continuous current through V <sub>CC</sub> or GND                                   | ±500 mA                          |
| Maximum package power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note | e 2): DGG package 1 W            |
|                                                                                     | DL package 1.4 W                 |
| Storage temperature range, T <sub>stq</sub>                                         | –65°C to 150°C                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                 |                                    | 54ACT16841 |     |     | 74  | UNIT |     |      |
|-----------------|------------------------------------|------------|-----|-----|-----|------|-----|------|
|                 |                                    | MIN        | NOM | MAX | MIN | NOM  | MAX | ONIT |
| Vcc             | Supply voltage                     | 4.5        | 5   | 5.5 | 4.5 | 5    | 5.5 | V    |
| VIH             | High-level input voltage           | 2          |     | 4   | 2   |      |     | V    |
| VIL             | Low-level input voltage            |            | Š   | 0.8 |     |      | 0.8 | V    |
| VI              | Input voltage                      | 0          | PA  | VCC | 0   |      | VCC | V    |
| Vo              | Output voltage                     | 0          | 7   | VCC | 0   |      | VCC | V    |
| ІОН             | High-level output current          |            | 5   | -24 |     |      | -24 | mA   |
| l <sub>OL</sub> | Low-level output current           | , C        | 7   | 24  |     |      | 24  | mA   |
| Δt/Δν           | Input transition rise or fall rate | 0          |     | 10  | 0   |      | 10  | ns/V |
| TA              | Operating free-air temperature     | -55        |     | 125 | -40 |      | 85  | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

 $<sup>2. \</sup>quad \text{The maximum package power dissipation is calculated using a junction temperature of } 150\,^{\circ}\text{C} \text{ and a board trace length of } 750\,\text{mils}.$ 

# 54ACT16841, 74ACT16841 20-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCAS174A - MAY 1991 - REVISED APRIL 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER          | TEST CONDITIONS                                               | V     | T,   | <u> </u> = 25°C |      | 54ACT          | 16841 | 74ACT | 16841 | UNIT |
|--------------------|---------------------------------------------------------------|-------|------|-----------------|------|----------------|-------|-------|-------|------|
| PARAMETER          | TEST CONDITIONS                                               | Vcc   | MIN  | TYP             | MAX  | MIN            | MAX   | MIN   | MAX   |      |
|                    | 10.1 50.11A                                                   | 4.5 V | 4.4  |                 |      | 4.4            |       | 4.4   |       |      |
|                    | IOH =-50 μA                                                   | 5.5 V | 5.4  |                 |      | 5.4            |       | 5.4   |       |      |
| VOH                | I <sub>OH</sub> = -24 mA                                      | 4.5 V | 3.94 |                 |      | 3.8            |       | 3.8   |       | V    |
|                    | 10H = -24 IIIA                                                | 5.5 V | 4.94 |                 |      | 4.8            |       | 4.8   |       |      |
|                    | I <sub>OH</sub> = -75 mA <sup>†</sup>                         | 5.5 V |      |                 |      | 3.85           | 151   | 3.85  |       |      |
|                    | I <sub>OL</sub> = 50 μA                                       | 4.5 V |      |                 | 0.1  |                | 0.1   |       | 0.1   |      |
|                    | ΙΟΣ = 30 μΑ                                                   | 5.5 V |      |                 | 0.1  | 4              | 0.1   |       | 0.1   | V    |
| VOL                | I <sub>OL</sub> = 24 mA                                       | 4.5 V |      |                 | 0.36 | Ό,             | 0.44  |       | 0.44  |      |
|                    | IOL = 24 IIIA                                                 | 5.5 V |      |                 | 0.36 | Q <sub>C</sub> | 0.44  |       | 0.44  |      |
|                    | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |                 |      | Y <sub>Q</sub> | 1.65  |       | 1.65  |      |
| lį                 | $V_I = V_{CC}$ or GND                                         | 5.5 V |      |                 | ±0.1 |                | ±1    |       | ±1    | μΑ   |
| loz                | $V_O = V_{CC}$ or GND                                         | 5.5 V |      |                 | ±0.5 |                | ±5    |       | ±5    | μΑ   |
| Icc                | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V |      |                 | 8    |                | 80    |       | 80    | μΑ   |
| ∆l <sub>CC</sub> ‡ | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |                 | 0.9  |                | 1     |       | 1     | mA   |
| C <sub>i</sub>     | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 3               |      |                |       |       |       | pF   |
| Co                 | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 11              |      |                | ·     |       |       | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                                |      |     |     | 54ACT16841 |       | 74ACT16841 |     | UNIT |
|-----------------|--------------------------------|------|-----|-----|------------|-------|------------|-----|------|
|                 |                                |      | MIN | MAX | MIN        | MAX   | MIN        | MAX | UNIT |
| t <sub>W</sub>  | Pulse duration, LE high        |      | 4   |     | 4          | 4     | 4          |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓    |      | 1.5 |     | 1.5        | 25.11 | 1.5        |     | ns   |
| <b>.</b>        | Hold time, data often I E I    | High | 3   |     | 2-30       | 7.    | 3          |     | no   |
| <sup>t</sup> h  | Hold time, data after LE↓  Low |      |     |     | 4.5        |       | 4.5        |     | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| DADAMETED        | PARAMETER FROM TO |          | T,  | T <sub>A</sub> = 25°C |      |     | 54ACT16841 |     | 74ACT16841 |      |
|------------------|-------------------|----------|-----|-----------------------|------|-----|------------|-----|------------|------|
| PARAMETER        | (INPUT)           | (OUTPUT) | MIN | TYP                   | MAX  | MIN | MAX        | MIN | MAX        | UNIT |
| <sup>t</sup> PLH | D                 | Q        | 4   | 7.1                   | 10.3 | 4   | 11.8       | 4   | 11.8       | ns   |
| <sup>t</sup> PHL |                   | ά        | 3.2 | 6.9                   | 11   | 3.2 | 12.2       | 3.2 | 12.2       | 115  |
| <sup>t</sup> PLH | LE                | Q        | 4.5 | 7.7                   | 11.3 | 4.5 | 12.7       | 4.5 | 12.7       | ns   |
| t <sub>PHL</sub> | LE                |          | 4.3 | 7.8                   | 11.4 | 4.3 | 12.7       | 4.3 | 12.7       | 115  |
| <sup>t</sup> PZH | ŌĒ                | 0        | 3.1 | 6.4                   | 10.1 | 3.1 | 11.3       | 3.1 | 11.3       | 20   |
| t <sub>PZL</sub> | OE                | Q        | 3.8 | 7.6                   | 12.1 | 3.8 | 13.7       | 3.8 | 13.7       | ns   |
| t <sub>PHZ</sub> | ŌĒ                | Q        | 4   | 7.3                   | 9.5  | 4   | 10.2       | 4   | 10.2       | no   |
| t <sub>PLZ</sub> | OE OE             |          | 4   | 6.8                   | 8.9  | 4   | 9.6        | 4   | 9.6        | ns   |



<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

SCAS174A - MAY 1991 - REVISED APRIL 1996

# operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                                   | PARAMETER                     | TEST CO          | TYP         | UNIT      |    |    |
|-----------------------------------|-------------------------------|------------------|-------------|-----------|----|----|
| C . Power dissination conscitance | Outputs enabled               | $C_1 = 50 pF$    | 41          | n.E       |    |    |
| Cpd                               | Power dissipation capacitance | Outputs disabled | CL = 50 pr, | f = 1 MHz | 10 | pF |

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_\Gamma = 3$  ns,  $t_f = 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| 74ACT16841DL          | Active     | Production    | SSOP (DL)   56 | 20   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ACT16841         |
| 74ACT16841DL.A        | Active     | Production    | SSOP (DL)   56 | 20   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ACT16841         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 74ACT16841DL   | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |
| 74ACT16841DL.A | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025