









2N7001T-Q1 SCES906A - FEBRUARY 2020 - REVISED JULY 2020

# 2N7001T-Q1 Single-bit Dual-supply Buffered Voltage Signal Converter

#### 1 Features

- Up and down translation across 1.65 V to 3.6 V
- AEC-Q100 automotive qualified
- Operating temperature grade 1: -40°C to +125°C
- Maximum quiescent current ( $I_{CCA} + I_{CCB}$ ) of 14  $\mu A$ (125°C maximum)
- Up to 100 Mbps support across the full supply
- V<sub>CC</sub> Isolation Feature
  - If either V<sub>CC</sub> input is below 100 mV, the output becomes high-impedance
- I<sub>off</sub> supports partial-power-down mode operation
- Latch-up performance exceeds 100 mA per JESD 78. Class II
- ESD protection exceeds JEDEC JS-001
  - 2000-V human body model
  - 1000-V charged-device model

## 2 Applications

- MCU/FPGA/processor GPIO translation
- Communications modules to processor translation
- Push-pull I/O buffering

## 3 Description

The AEC-Q100 qualified 2N7001T-Q1 device is a single-bit buffered voltage signal converter that uses two separate configurable power-supply rails to up or down translate a unidirectional signal. The device is operational with both  $V_{\text{CCA}}$  and  $V_{\text{CCB}}$  supplies down to 1.65 V and up to 3.60 V.  $V_{\text{CCA}}$  defines the input threshold voltage on the A input. V<sub>CCB</sub> defines the output drive voltage on the B output.

This device is fully specified for partial-power-down applications using the Ioff current. The Ioff protection circuitry ensures that no excessive current is drawn from or to an input, output, or combined I/O that is biased to a specific voltage while the device is powered down.

The  $V_{CC}$  isolation feature ensures that if either  $V_{CCA}$ or V<sub>CCB</sub> is less than 100 mV, the output port (B) enters a high-impedance state.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE  | BODY SIZE (NOM)   |  |  |
|---------------|----------|-------------------|--|--|
| 2N7001TDCKRQ1 | SC70 (5) | 2.00 mm × 1.25 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**Block Diagram and Pin Configuration** 



## **Table of Contents**

| 1 Features1                                          | 8.3 Feature Description10 |
|------------------------------------------------------|---------------------------|
| 2 Applications1                                      |                           |
| 3 Description1                                       |                           |
| 4 Revision History2                                  |                           |
| 5 Pin Configuration and Functions3                   |                           |
| 6 Specifications4                                    |                           |
| 6.1 Absolute Maximum Ratings4                        |                           |
| 6.2 ESD Ratings4                                     |                           |
| 6.3 Recommended Operating Conditions5                |                           |
| 6.4 Thermal Information5                             |                           |
| 6.5 Electrical Characteristics6                      |                           |
| 6.6 Switching Characteristics6                       |                           |
| 6.7 Operating Characteritics: T <sub>A</sub> = 25°C6 |                           |
| 6.8 Typical Characteristics8                         |                           |
| 7 Parameter Measurement Information9                 |                           |
| 7.1 Load Circuit and Voltage Waveforms9              |                           |
| 8 Detailed Description10                             |                           |
| 8.1 Overview                                         |                           |
| 8.2 Functional Block Diagram10                       |                           |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision * (February 2020) to Revision A (July 2020)                             |   |  |  |
|---|-----------------------------------------------------------------------------------------------|---|--|--|
| • | Changed device status from "Advance Information to "Production Data"                          | 1 |  |  |
| • | Updated the numbering format for tables, figures and cross-references throughout the document | 1 |  |  |



# **5 Pin Configuration and Functions**



Figure 5-1. DCK Package 5-Pin SC70 Top View

Table 5-1. Pin Functions

| PIN              |     | TYPE | DESCRIPTION                                               |  |  |
|------------------|-----|------|-----------------------------------------------------------|--|--|
| NAME             | DCK | ITPE | DESCRIPTION                                               |  |  |
| В                | 1   | 0    | Data Output. This pin is referenced to V <sub>CCB</sub> . |  |  |
| V <sub>CCB</sub> | 2   | _    | Output Supply voltage. 1.65V ≤ V <sub>CCB</sub> ≤ 3.6 V.  |  |  |
| GND              | 3   | _    | Ground                                                    |  |  |
| Α                | 4   | I    | Data Input. This pin is referenced to V <sub>CCA</sub> .  |  |  |
| V <sub>CCA</sub> | 5   | _    | Input Supply voltage. 1.65V ≤ V <sub>CCA</sub> ≤ 3.6 V.   |  |  |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                 |                              | MIN  | MAX                    | UNIT |
|------------------|---------------------------------------------------------------------------------|------------------------------|------|------------------------|------|
| V <sub>CCA</sub> | Supply voltage                                                                  | -0.5                         | 4.2  | V                      |      |
| V <sub>CCB</sub> | Supply voltage                                                                  |                              | -0.5 | 4.2                    | V    |
| VI               | Input voltage <sup>(2)</sup>                                                    |                              | -0.5 | 4.2                    | V    |
| Vo               | Voltage range applied to any output in the high-impedance or pov                | ver-off state <sup>(2)</sup> | -0.5 | 4.2                    | V    |
| Vo               | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> |                              | -0.5 | V <sub>CCB</sub> + 0.2 | V    |
| I <sub>IK</sub>  | Input clamp current                                                             | V <sub>I</sub> < 0           |      | -50                    | mA   |
| I <sub>OK</sub>  | Output clamp current                                                            | V <sub>O</sub> < 0           |      | -50                    | mA   |
| Io               | Continuous output current                                                       |                              | -50  | 50                     | mA   |
| I <sub>CC</sub>  | Continuous output current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND  |                              | -100 | 100                    | mA   |
| TJ               | Junction temperature                                                            |                              | -40  | 150                    | °C   |
| T <sub>stg</sub> | Storage temperature                                                             |                              | -65  | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

- (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The output positive-voltage rating may be exceeded up to 4.2V maximum if the output current ratings are observed.

## 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±1000 | V    |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                     |                                   | MIN                     | MAX                     | UNIT |
|------------------|-------------------------------------|-----------------------------------|-------------------------|-------------------------|------|
| V <sub>CCA</sub> | Supply voltage                      |                                   | 1.65                    | 3.6                     | V    |
| V <sub>CCB</sub> | Supply voltage                      |                                   | 1.65                    | 3.6                     | V    |
|                  |                                     | V <sub>CCA</sub> = 1.65 V - 1.95V | V <sub>CCA</sub> x 0.65 |                         |      |
| $V_{IH}$         | High-level input voltage            | V <sub>CCA</sub> = 2.30 V - 2.70V | 1.6                     |                         |      |
|                  |                                     | V <sub>CCA</sub> = 3.00 V - 3.60V | 2.0                     |                         |      |
|                  | Low-level input voltage             | V <sub>CCA</sub> = 1.65 V - 1.95V |                         | V <sub>CCA</sub> x 0.35 |      |
| $V_{IL}$         |                                     | V <sub>CCA</sub> = 2.30 V - 2.70V |                         | 0.7                     |      |
|                  |                                     | V <sub>CCA</sub> = 3.00 V - 3.60V |                         | 0.8                     |      |
| VI               | Input voltage                       |                                   | 0                       | 3.6                     | V    |
| \ /              | Outrut valta na                     | Active State                      | 0                       | V <sub>CCB</sub>        |      |
| V <sub>O</sub>   | Output voltage                      | Tri-State                         | 0                       | 3.6                     | V    |
| Δt/Δν            | Input transition rise and fall rate |                                   |                         | 100                     | ns/V |
| T <sub>A</sub>   | Operating free-air temperature      |                                   | -40                     | 125                     | °C   |

## **6.4 Thermal Information**

|                       |                                              | 2N7001T-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC(1)                            | DCK (SC70) | UNIT |
|                       |                                              | 5 PINS     |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 253.5      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 162.6      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 140.6      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 69.8       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 139.7      | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | NA         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **6.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

| P                  | ARAMETER                           | TEST                                                      | CONDITIONS                                              | VCCA           | V <sub>CCB</sub> | MIN                   | TYP MA | UNIT    |
|--------------------|------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|----------------|------------------|-----------------------|--------|---------|
|                    |                                    |                                                           | I <sub>OH</sub> = -100 μA                               | 1.65 V - 3.6 V | 1.65 V - 3.6 V   | V <sub>CCB</sub> -0.1 |        |         |
| \ /                | High Level                         | \ \ - \ \                                                 | I <sub>OH</sub> = -8 mA                                 | 1.65 V         | 1.65 V           | 1.2                   |        |         |
| $V_{OH}$           | Output<br>Voltage                  | $V_I = V_{IH}$                                            | I <sub>OH</sub> = -9 mA                                 | 2.30 V         | 2.30 V           | 1.75                  |        | 7 v     |
|                    |                                    |                                                           | I <sub>OH</sub> = -12 mA                                | 3.00 V         | 3.00 V           | 2.3                   |        |         |
|                    |                                    |                                                           | I <sub>OL</sub> = 100 μA                                | 1.65 V - 3.6 V | 1.65 V - 3.6 V   |                       | 0.     | 1       |
|                    | Low Level                          | \ \ \ - \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                   | I <sub>OL</sub> = 8 mA                                  | 1.65 V         | 1.65 V           |                       | 0.4    | 5 V     |
| $V_{OL}$           | Output<br>Voltage                  | $V_I = V_{IL}$                                            | I <sub>OL</sub> = 9 mA                                  | 2.30 V         | 2.30 V           |                       | 0.5    |         |
|                    |                                    |                                                           | I <sub>OL</sub> = 12 mA                                 | 3.00 V         | 3.00 V           |                       | 0.     | 7       |
|                    | Partial power                      | $V_I$ or $V_O = 0$                                        | V - 3.6 V                                               | 0 V            | 0 V - 3.6 V      | -8                    |        | 3       |
| I <sub>off</sub>   | down current                       | $V_1 \text{ or } V_0 = 0 \text{ V} - 3.6 \text{ V}$       |                                                         | 0 V - 3.6 V    | 0 V              | -8                    |        | μA<br>3 |
|                    | V <sub>CCA</sub> Supply<br>Current |                                                           |                                                         | 1.65 V - 3.6 V | 1.65 V - 3.6 V   |                       |        | 3       |
| I <sub>CCA</sub>   |                                    | $V_I = V_{CCA}$ or GND; $I_o = 0$                         | GND; I <sub>o</sub> = 0 mA                              | 0 V            | 3.60 V           | -8                    |        | μΑ      |
|                    |                                    |                                                           |                                                         | 3.60 V         | 0 V              |                       |        | 3       |
|                    |                                    | $V_{CCB}$ Supply $V_{I} = V_{CCA}$ or GND; $I_{o} = 0$ mA |                                                         | 1.65 V - 3.6 V | 1.65 V - 3.6 V   |                       |        | 3       |
| I <sub>CCB</sub>   | V <sub>CCB</sub> Supply            |                                                           |                                                         | 0 V            | 3.60 V           |                       |        | 3 µA    |
|                    | Current                            |                                                           |                                                         | 3.60 V         | 0 V              | -8                    |        |         |
| I <sub>CCA</sub> + | Combined<br>Supply<br>Current      | V <sub>I</sub> = V <sub>CCA</sub> or                      | $V_I = V_{CCA}$ or GND; $I_o = 0$ mA                    |                | 1.65 V - 3.6 V   |                       | 1      | 4 μΑ    |
| Cı                 | Input<br>Capacitance               |                                                           | V <sub>I</sub> = 1.65V DC + 1 MHz, -16<br>dBm sine wave |                | ov               |                       | 2      | pF      |
| Co                 | Output<br>Capacitance              | V <sub>O</sub> = 1.65V I<br>dBm sine wa                   | OC + 1 MHz, -16<br>ive                                  | 0V             | 3.30V            |                       | 4      | pF      |

## **6.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       |  | VCCA            | VCCB            | MIN | MAX | UNIT |
|-----------------|--|-----------------|-----------------|-----|-----|------|
|                 |  |                 | 1.65 V - 1.95 V | 0.5 | 20  | ns   |
|                 |  | 1.65 V - 1.95 V | 2.30 V - 2.70 V | 0.5 | 17  | ns   |
|                 |  |                 | 3.00 V - 3.60 V | 0.5 | 14  | ns   |
|                 |  | 2.30 V - 2.70 V | 1.65 V - 1.95 V | 0.5 | 18  | ns   |
| t <sub>pd</sub> |  |                 | 2.30 V - 2.70 V | 0.5 | 15  | ns   |
|                 |  |                 | 3.00 V - 3.60 V | 0.5 | 12  | ns   |
|                 |  |                 | 1.65 V - 1.95 V | 0.5 | 16  | ns   |
|                 |  | 3.00 V - 3.60 V | 2.30 V - 2.70 V | 0.5 | 13  | ns   |
|                 |  |                 | 3.00 V - 3.60 V | 0.5 | 10  | ns   |

# 6.7 Operating Characteritics: T<sub>A</sub> = 25°C

| PARAMETER        |                                           | RAMETER TEST CONDITIONS    |                                             | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------|----------------------------|---------------------------------------------|-----|-----|-----|------|
| C <sub>pdA</sub> | Power Dissipation<br>Capacitance - Port A |                            | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V |     | 1   |     |      |
|                  |                                           | $C_L = 0 pF,$<br>f = 1 MHz | V <sub>CCA</sub> = V <sub>CCB</sub> = 2.5 V |     | 1.3 |     | pF   |
|                  |                                           |                            | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.3 V |     | 1.8 |     |      |



| PARAMETER        |                                           | TER TEST CONDITIONS        |                                             | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------|----------------------------|---------------------------------------------|-----|-----|-----|------|
|                  | Power Dissipation<br>Capacitance - Port B | on $C_L = 0 pF$ ,          | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V |     | 12  |     |      |
| C <sub>pdB</sub> |                                           |                            | V <sub>CCA</sub> = V <sub>CCB</sub> = 2.5 V |     | 15  |     | pF   |
|                  |                                           | $t_r = t_f = 1 \text{ ns}$ | $V_{CCA} = V_{CCB} = 3.3 \text{ V}$         |     | 18  |     |      |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



#### 6.8 Typical Characteristics



## 7 Parameter Measurement Information

## 7.1 Load Circuit and Voltage Waveforms

Unless otherwise noted, all input pulses are supplied by generators having the following characteristics:

- f = 1 MHz
- $Z_{O} = 50 \Omega$
- dv/dt ≤ 1 ns/V



A. C<sub>L</sub> includes probe and jig capacitance.

Figure 7-1. Load Circuit

**Table 7-1. Load Circuit Conditions** 

| Parameter                                | V <sub>CC</sub> | R <sub>L</sub> | CL    |  |
|------------------------------------------|-----------------|----------------|-------|--|
| t <sub>pd</sub> Propagation (delay) time | 1.65 V – 3.6 V  | 2 kΩ           | 15 pF |  |



- A. V<sub>CCI</sub> is the supply pin associated with the input port.
- B.  $V_{OH}$  and  $V_{OL}$  are typical output voltage levels that occur with specified  $R_L$  and  $C_L$ .

Figure 7-2. Propagation Delay

## **8 Detailed Description**

#### 8.1 Overview

The 2N7001T-Q1 is an automotive AEC-Q100 qualified single-bit dual-supply buffered voltage signal converter that can be used to up or down-translate a single unidirectional signal. The device is operational with both  $V_{CCA}$  and  $V_{CCB}$  supplies down to 1.65 V and up to 3.60 V.  $V_{CCA}$  defines the input threshold voltage on the A input while  $V_{CCB}$  defines the output voltage on the B output.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Up-Translation or Down-Translation from 1.65 V to 3.60 V

The  $V_{CCA}$  and  $V_{CCB}$  pins can both be supplied by a voltage range from 1.65 V to 3.6 V. This voltage range makes the device suitable for translating between any of the voltage nodes (1.8 V, 2.5 V, and 3.3 V).

#### 8.3.2 Balanced CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Raings* must be followed at all times.

#### 8.3.3 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance shown in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, shown in the *Absolute Maximum Ratings*, and the maximum input leakage current, shown in the *Electrical Characteristics*, using Ohm's law  $(R = V \div I)$ .

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in the *Recommended Operating Conditions* to avoid excessive current consumption and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be used to condition the input signal prior to the standard CMOS input.



#### 8.3.4 Negative Clamping Diodes

The inputs and outputs to this device have negative clamping diodes as shown in Figure 8-1.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output

#### 8.3.5 Partial Power Down (I<sub>off</sub>)

The inputs and outputs for this device enter a high-impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input pin or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.6 Over-voltage Tolerant Inputs

Input signals to this device can be driven above the input supply voltage (V<sub>CCA</sub>), as long as they remain below the maximum input voltage value specified in the *Recommended Operating Conditions*.

#### 8.4 Device Functional Modes

Table 8-1 lists the functional modes of the 2N7001T-Q1 device.

Table 8-1. Function Table

| INPUT                               | ОИТРИТ                              |
|-------------------------------------|-------------------------------------|
| L (Referenced to V <sub>CCA</sub> ) | L (Referenced to V <sub>CCB</sub> ) |
| H (Referenced to V <sub>CCA</sub> ) | H (Referenced to V <sub>CCB</sub> ) |

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

The 2N7001T-Q1 device can be used in level-translation applications for interfacing between devices or systems that are operating at different interface voltages.

## 9.2 Typical Applications

## 9.2.1 Processor Error Up Translation

Figure 9-1 shows an example of the 2N7001T-Q1 being used in a unidirectional logic level-shifting application.



Figure 9-1. Processor Error Up Translation Application

#### 9.2.1.1 Design Requirements

For this design example, use the parameters shown in Table 9-1.

**Table 9-1. Design Parameters** 

| DESIGN PARAMETER      | EXAMPLE VALUE |  |  |  |
|-----------------------|---------------|--|--|--|
| Input voltage supply  | 1.8 V         |  |  |  |
| Output voltage supply | 3.3 V         |  |  |  |

#### 9.2.1.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
  - The supply voltage of the upstream device (device that is driving input pin A) will determine the
    appropriate input voltage range. For a valid logic-high, the value must exceed the high-level input voltage
    (V<sub>IH</sub>) of the input port. For a valid logic low the value must be less than the low-level input voltage (V<sub>IL</sub>) of
    the input port.
- Output voltage range
  - The supply voltage of the downstream device (device that output pin B is driving) will determine the appropriate output voltage range.

#### 9.2.1.3 Application Curve



Figure 9-2. Up Translation (1.8 V to 3.3 V) at 1 MHz

#### 9.2.2 Discrete FET Translation Replacement

The 2N7001T-Q1 device is an excellent option for replacing discrete translators, as shown in Figure 9-3, and has the following benefits regarding discrete translation implementations:

- · A single device vs a four component solution
- · Minimized implementation size
- · Lower power consumption
- V<sub>CC</sub> isolation feature
- Higher data rates
- Integrated ESD protection
- · Improved glitch performance



Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## 10 Power Supply Recommendations

The 2N7001T-Q1 device uses two separate configurable power-supply rails,  $V_{CCA}$  and  $V_{CCB}$ . The  $V_{CCA}$  and  $V_{CCB}$  power-supply rails accept any supply voltage that range from 1.65 V to 3.6 V. The A input and B output are referenced to  $V_{CCA}$  and  $V_{CCB}$  respectively allowing up or down translation among the 1.8-V, 2.5-V, and 3.3-V voltage nodes. A 0.1  $\mu$ F bypass capacitor is recommended on all  $V_{CC}$  pins.

Always apply a ground reference to the GND pin first. However, there are no additional requirement for power supply sequencing.

## 11 Layout

## 11.1 Layout Guidelines

To ensure reliability of the device, following common printed-circuit board layout guidelines are recommended:

- Use bypass capacitors on the power supply pins and place them as close to the device as possible. A 0.1 μF capacitor is recommended, but transient performance can be improved by having both 1 μF and 0.1 μF capacitors in parallel as bypass capacitors.
- Use short trace lengths to avoid excessive loading.

## 11.2 Layout Example



Figure 11-1. DCK Package Example Layout

# 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Common Risks with FET Translation and Advantages of 2N7001T application report
- Texas Instruments, Implications of Slow or Floating CMOS Inputs application report
- Texas Instruments, Designing and Manufacturing with TI's X2SON Packages application report

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| 2N7001TQDCKRQ1        | Active | Production    | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | W9               |
| 2N7001TQDCKRQ1.B      | Active | Production    | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | W9               |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF 2N7001T-Q1:

Catalog: 2N7001T

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 19-Aug-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 2N7001TQDCKRQ1 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 19-Aug-2020



#### \*All dimensions are nominal

| Device         | evice Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------------|-----|------|------|-------------|------------|-------------|--|
| 2N7001TQDCKRQ1 | SC70               | DCK | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025