SNVSC75B
April 2023 – September 2025
LM5171-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Bias Supplies and Voltage Reference (VCC, VDD, and VREF)
6.3.2
Undervoltage Lockout (UVLO)
6.3.3
Device Configurations (CFG)
6.3.4
High Voltage Inputs (HV1, HV2)
6.3.5
Current Sense Amplifier
6.3.6
Control Commands
6.3.6.1
Channel Enable Commands (EN1, EN2)
6.3.6.2
Direction Command (DIR1 and DIR2)
6.3.6.3
Channel Current Setting Commands (ISET1 and ISET2)
6.3.7
Channel Current Monitor (IMON1, IMON2)
6.3.7.1
Individual Channel Current Monitor
6.3.7.2
Multiphase Total Current Monitoring
6.3.8
Cycle-by-Cycle Peak Current Limit (IPK)
6.3.9
Inner Current Loop Error Amplifier
6.3.10
Outer Voltage Loop Error Amplifier
6.3.11
Soft Start, Diode Emulation, and Forced PWM Control (SS/DEM1 and SS/DEM2)
6.3.11.1
ISET Soft-Start Control by the SS/DEM Pins
6.3.11.2
DEM Programming
6.3.11.3
FPWM Programming and Dynamic FPWM and DEM Change
6.3.12
Gate Drive Outputs, Dead Time Programming and Adaptive Dead Time (HO1, HO2, LO1, LO2, DT/SD)
6.3.13
Emergency Latched Shutdown (DT/SD)
6.3.14
PWM Comparator
6.3.15
Oscillator (OSC)
6.3.16
Synchronization to an External Clock (SYNCI, SYNCO)
6.3.17
Overvoltage Protection (OVP)
6.3.18
Multiphase Configurations (SYNCO, OPT)
6.3.18.1
Multiphase in Star Configuration
6.3.18.2
Daisy-Chain Configurations for 2, 3, or 4 Phases parallel operations
6.3.18.3
Daisy-Chain configuration for 6 or 8 phases parallel operation
6.3.19
Thermal Shutdown
6.4
Device Functional Modes
6.4.1
Initialization Mode
6.4.2
Standby Mode
6.4.3
Power Delivery Mode
6.4.4
Shutdown Mode
6.4.5
Latched Shutdown mode
7
Registers
7.1
I2C Serial Interface
7.2
I2C Bus Operation
7.3
Clock Stretching
7.4
Data Transfer Formats
7.5
Single READ From a Defined Register Address
7.6
Sequential READ Starting From a Defined Register Address
7.7
Single WRITE to a Defined Register Address
7.8
Sequential WRITE Starting From A Defined Register Address
7.9
REGFIELD Registers
8
Application and Implementation
8.1
Application Information
8.1.1
Small Signal Model
8.1.1.1
Current Loop Small Signal Model
8.1.1.2
Current Loop Compensation
8.1.1.3
Voltage Loop Small Signal Model
8.1.1.4
Voltage Loop Compensation
8.2
PWM to ISET Pins
8.3
ISET Clamp
8.4
Dynamic Dead Time Adjustment
8.5
Proper Termination of Unused Pins
8.6
Typical Application
8.6.1
60A, Dual-Phase, 48V to 12V Bidirectional Converter
8.6.1.1
Design Requirements
8.6.1.2
Detailed Design Procedure
8.6.1.2.1
Determining the Duty Cycle
8.6.1.2.2
Oscillator Programming (OSC)
8.6.1.2.3
Power Inductor, RMS and Peak Currents
8.6.1.2.4
Current Sense (RCS)
8.6.1.2.5
Current Setting Commands (ISETx)
8.6.1.2.6
Peak Current Limit (IPK)
8.6.1.2.7
Power MOSFETS
8.6.1.2.8
Bias Supply
8.6.1.2.9
Boot Strap Capacitor
8.6.1.2.10
Overvoltage Protection (OVP)
8.6.1.2.11
Dead Time (DT/SD)
8.6.1.2.12
Channel Current Monitor (IMONx)
8.6.1.2.13
Undervoltage Lockout (UVLO)
8.6.1.2.14
HVx Pin Configuration
8.6.1.2.15
Loop Compensation
8.6.1.2.16
Soft Start (SS/DEMx)
8.6.1.3
Application Curves
8.6.1.3.1
Efficiency and Thermal Performance
8.6.1.3.2
Step Load Response
8.6.1.3.3
Dual-Channel Interleaving Operation
8.6.1.3.4
Typical Start Up and Shutdown
8.6.1.3.5
DEM and FPWM
8.6.1.3.6
Mode Transition Between DEM and FPWM
8.6.1.3.7
ISET Tracking and Pre-charge
8.6.1.3.8
Protections
8.7
Power Supply Recommendations
8.8
Layout
8.8.1
Layout Guidelines
8.8.2
Layout Examples
9
Device and Documentation Support
9.1
Device Support
9.1.1
Development Support
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PHP|48
MPQF051B
Thermal pad, mechanical data (Package|Pins)
PHP|48
PPTD259B
Orderable Information
snvsc75b_oa
snvsc75b_pm
LM5171-Q1
Dual Channel Bidirectional Controller